## NXP Semiconductors

Data Sheet: Technical Data

Document Number: IMX8MPIEC Rev. 2.1, 07/2023

MIMX8ML8CVNKZAB MIMX8ML6CVNKZAB MIMX8ML4CVNKZAB MIMX8ML3CVNKZAB

# i.MX 8M Plus Applications Processor Datasheet for Industrial Products



Package Information Bare die Package FCBGA 15 x 15 mm, 0.5 mm pitch

#### **Ordering Information**

See Table 3 on page 7

## 1 i.MX 8M Plus introduction

The i.MX 8M Plus family focuses on neural processing unit (NPU) and vision system, advance multimedia, and industrial automation with high reliability.

The i.MX 8M Plus is a powerful quad Arm<sup>®</sup> Cortex<sup>®</sup>-A53 processor with speed up to 1.6 GHz integrated with a NPU of 2.3 TOPS that greatly accelerate machine learning inference. The vision engine is composed of two camera inputs and a HDR-capable Image Signal Processor (ISP) capable of 375 MPixels/s.

The advanced multimedia capabilities include 1080p60 video encode and decode H.265 and H.264. A 3D and 2D graphic acceleration supporting 1 GPixel/s, OpenVG 1.1, Open GL ES3.1, Vulkan, and Open CL 1.2 FP. Multiple audio and microphone interfaces for Immersive Audio and Voice systems.

For industrial applications, real time control is enabled by an integrated 800 MHz Arm<sup>®</sup> Cortex<sup>®</sup>-M7. Robust control networks are possible via CAN-FD interfaces. And a dual Gb Ethernet, one supporting Time Sensitive Networking (TSN), drive gateway applications with low latency. High industrial system reliability for safety is leveraged by DRAM Inline ECC as well as ECC support on internal software-accessible SRAMs.

NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products.

| 1. | i.MX  | 8M Plus introduction 1                          |
|----|-------|-------------------------------------------------|
|    | 1.1.  | Block diagram                                   |
|    | 1.2.  | Ordering information                            |
| 2. | Mod   | ules list                                       |
|    | 2.1.  | Unused input and output guidance 14             |
| 3. | Elect | trical characteristics                          |
|    | 3.1.  | Chip-level conditions 18                        |
|    | 3.2.  | Power supplies requirements and restrictions 34 |
|    | 3.3.  | PLL electrical characteristics                  |
|    | 3.4.  | I/O DC parameters                               |
|    | 3.5.  | I/O AC parameters                               |
|    | 3.6.  | Output buffer impedance parameters 41           |
|    | 3.7.  | System modules timing 43                        |
|    | 3.8.  | External peripheral interface parameters 45     |
| 4. | Boot  | mode configuration                              |
|    | 4.1.  | Boot mode configuration pins 85                 |
|    | 4.2.  | Boot device interface allocation                |
| 5. | Pack  | age information and contact assignments         |
|    | 5.1.  | 15 x 15 mm package information 87               |
|    | 5.2.  | DDR pin function list 106                       |
| 6. | Revi  | sion history                                    |



The i.MX 8M Plus is very versatile presenting multiple displays and high-speed interfaces as well as multiple memory interfaces.

It is built to meet the needs for Smart Home, Building, City and Industry 4.0 applications.

 Table 1. Features (Sheet 1 of 4)

| Subsystem                             | Features                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cortex®-A53 MPCore platform           | <ul> <li>Quad Cortex®-A53 processors operation up to 1.6 GHz</li> <li>32 KB L1 Instruction Cache</li> <li>32 KB L1 Data Cache</li> <li>Media Processing Engine (MPE) with Arm® NEON<sup>TM</sup> technology supporting the Advanced Single Instruction Multiple Data architecture</li> <li>Floating Point Unit (FPU) with support of the Arm® VFPv4-D16 architecture</li> </ul> |
|                                       | Support of 64-bit Arm <sup>®</sup> v8-A architecture                                                                                                                                                                                                                                                                                                                            |
|                                       | 512 KB unified L2 cache                                                                                                                                                                                                                                                                                                                                                         |
| Cortex <sup>®</sup> -M7 core platform | <ul> <li>Microcontroller available for customer application</li> <li>Real-time processing</li> <li>Cortex®-A53 complex off loading</li> <li>Low power operation</li> </ul>                                                                                                                                                                                                      |
|                                       | Cortex®-M7 CPU operating up to 800 MHz<br>• 32 KB L1 Instruction Cache<br>• 32 KB L1 Data Cache<br>• 256 KB tightly coupled memory (TCM)                                                                                                                                                                                                                                        |
| Image Sensor Processor (ISP)          | 375 Mpixel/s HDR ISP supporting configurations, such as 12MP@30fps, 4kp45, or 2x 1080p80                                                                                                                                                                                                                                                                                        |
| External memory interface             | 32-bit DRAM interfaces:<br>• LPDDR4-4000<br>• DDR4-3200<br>• Inline ECC on the DDR bus                                                                                                                                                                                                                                                                                          |
|                                       | 8-bit NAND-Flash, including support for Raw MLC/SLC devices, BCH ECC up to 62-bit, and ONFi3.2 compliance (clock rates up to 100 MHz and data rates up to 200 MB/sec)                                                                                                                                                                                                           |
|                                       | eMMC 5.1 Flash (2 interfaces: uSDHC1 and uSDHC3)                                                                                                                                                                                                                                                                                                                                |
|                                       | SPI NOR Flash (3 interfaces)                                                                                                                                                                                                                                                                                                                                                    |
|                                       | FlexSPI Flash with support for XIP (for Cortex®-M7 in low-power mode) and support for either one Octal SPI, or parallel read mode of two identical Quad SPI FLASH devices. It also supports both Serial NOR and Serial NAND flash using the FlexSPI.                                                                                                                            |
| On-chip memory                        | Boot ROM (256 KB)                                                                                                                                                                                                                                                                                                                                                               |
|                                       | On-chip RAM (868 KB):<br>• OCRAM_A: 256 KB inside AUDIOMIX<br>• OCRAM: 576 KB inside SUPERMIX<br>• OCRAM_S: 36 KB inside SUPERMIX                                                                                                                                                                                                                                               |

| Table 1. Features | (continued) | (Sheet 2 of 4) |
|-------------------|-------------|----------------|
|-------------------|-------------|----------------|

| Subsystem                     | Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Graphic Processing Unit       | <ul> <li>GC7000UL with OpenCL and Vulkan support</li> <li>2 shaders</li> <li>166 million triangles/sec</li> <li>1.0 giga pixel/sec</li> <li>16 GFLOPs 32-bit</li> <li>Supports OpenGL ES 1.1, 2.0, 3.0, OpenCL 1.2, Vulkan</li> <li>Core clock frequency of 1000 MHz</li> <li>Shader clock frequency of 1000 MHz</li> <li>GC520L for 2D acceleration</li> <li>Render target compatibility between 3D and 2D GPU (super tile status buffer)</li> </ul>                                                                                                                                                                                                                           |
| Video Processing Unit         | Video Decode<br>• 1080p60 HEVC/H.265 Main, Main 10 (up to level 5.1)<br>• 1080p60 VP9 Profile 0, 2<br>• 1080p60 VP8<br>• 1080p60 AVC/H.264 Baseline, Main, High decoder<br>Video Encode<br>• 1080p60 AVC/H.264 encoder<br>• 1080p60 HEVC/H.265 encoder                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Neutral Processing Unit (NPU) | <ul> <li>2.3 TOP/s Neural Network performance</li> <li>Keyword detect, noise reduction, beamforming</li> <li>Speech recognition (i.e. Deep Speech 2)</li> <li>Image recognition (i.e. ResNet-50)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| HDMI 2.0a Tx                  | <ul> <li>HDMI 2.0a Tx supporting one display</li> <li>Resolutions of: 720 x 480p60, 1280 x 720p60, 1920 x 1080p60, 1920 x 1080p120, 3840 x 2160p30</li> <li>Pixel clock up to 297 MHz</li> <li>Audio support</li> <li>32-channel audio output support</li> <li>1 SPDIF audio eARC input support</li> </ul>                                                                                                                                                                                                                                                                                                                                                                      |
| LCDIF Display Controller      | <ul> <li>Support up to 1920x1200p60 display per LCDIF if no more than 2 instances used simultaneously, or 2x 1080p60 + 1x 4kp30 on HDMI if all 3 instances used simultaneously.</li> <li>One LCDIF drives MIPI DSI, up to UWHD and WUXGA</li> <li>One LCDIF drives LVDS Tx, up to 1920x1080p60</li> <li>One LCDIF drives HDMI Tx, up to 4kp30</li> </ul>                                                                                                                                                                                                                                                                                                                        |
| Audio                         | <ul> <li>Cadence® Tensilica® HiFi 4 DSP, operating up to 800 MHz</li> <li>SPDIF input and output, including a raw capture input mode</li> <li>Six external synchronous audio interface (SAI) modules supporting I2S, AC97, TDM, codec/DSP, and DSD interfaces, comprising one SAI with 8 TX and 8 RX lanes, one SAI with 4 TX and 4 RX lanes, two SAI with 2 TX and 2 RX lanes, and two SAI with 1 TX and 1RX lane.</li> <li>All ports support 49.152 MHz BCLK.</li> <li>ASRC supports processing 32 audio channels, 4 context groups, 8 kHz to 384 kHz sample rate, and 1/16 to 8x sample rate conversion ratio.</li> <li>eARC/ARC</li> <li>8-channel PDM mic input</li> </ul> |

| Subsystem                 | Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| MIPI Interface            | <ul> <li>Two instances of 4-lane MIPI CSI interface and HDR ISP</li> <li>For single Camera, MIPI CSI 1 can support up to 400/500 MHz pixel clock in the Nominal/Overdrive mode.</li> <li>For single Camera, MIPI CSI 2 can support up to 277 MHz pixel clock.</li> <li>For dual Camera, both MIPI CSI can support up to 266 MHz pixel clock.</li> <li>2x ISP supporting 375 Mpixel/s aggregate performance and up to 3-exposure HDR processing.</li> <li>When one camera is used, support up to 12MP@30fps or 4kp45</li> <li>When two cameras are used, each supports up to 1080p80</li> <li>4-lane MIPI DSI interface</li> <li>Maximum resolution limited to resolutions achievable with a 250 MHz pixel clock and active pixel rate of 200 Mpixel/s with 24-bit RGB. This includes resolutions such as: <ul> <li>1080 p60</li> <li>WUXGA (1920x1200) at 60 Hz</li> <li>1920x1440 at 60 Hz</li> <li>UWHD (2560x1080) at 60 Hz</li> <li>MIPI DSI: WQHD (2560x1440) can be supported by reduced blanking mode</li> </ul> </li> </ul> |  |  |  |  |
| GPIO and pin multiplexing | General-purpose input/output (GPIO) modules with interrupt capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                           | Input/output multiplexing controller (IOMUXC) to provide centralized pad control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Power management          | Temperature sensor with programmable trip points                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                           | Flexible power domain partitioning with internal power switches to support efficient power management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Connectivity              | One PCIe Express (PCIe) Single Lane supporting PCIe Gen3 <ul> <li>Dual Mode operation to function as root complex or endpoint</li> <li>Integrated PHY interface</li> <li>Supports L1 low power sub-state</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Security                  | Resource Domain Controller (RDC) <ul> <li>Supports 4 domains and up to 8 regions of DDR</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                           | Arm® TrustZone® (TZ) architecture:<br>• Cortex®-A53 MPCore TrustZone® support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                           | On-chip RAM (OCRAM) secure region protection using OCRAM controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                           | High Assurance Boot (HAB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                           | <ul> <li>Cryptographic Acceleration and Assurance Module (CAAM)</li> <li>Capable to support Widevine and PlayReady content protection</li> <li>Public Key Cryptography (PKHA) with RSA and Elliptic Curve (ECC) algorithms</li> <li>Real-time integrity checker (RTIC)</li> <li>DRM support for RSA, AES, 3DES, DES</li> <li>True random number generation (RNG)</li> <li>Manufacturing protection support</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                           | Secure Non-Volatile Storage (SNVS) <ul> <li>Secure real-time clock (RTC)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                           | Secure JTAG Controller (SJC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |

### Table 1. Features (continued) (Sheet 3 of 4)

| Subsystem    | Features                                                                        |
|--------------|---------------------------------------------------------------------------------|
| System debug | Arm <sup>®</sup> CoreSight <sup>TM</sup> debug and trace technology             |
|              | Embedded Trace FIFO (ETF) with 4 KB internal storage to provide trace buffering |
|              | Unified trace capability for quad core Cortex®-A53 and Cortex®-M7 CPUs          |
|              | Cross Triggering Interface (CTI)                                                |
|              | Support for 5-pin (JTAG) debug interface                                        |

### Table 1. Features (continued) (Sheet 4 of 4)

### NOTE

The actual feature set depends on the part numbers as described in Table 3.

## 1.1 Block diagram

Figure 1 shows the functional modules in the i.MX 8M Plus processor system.



Figure 1. i.MX 8M Plus system block diagram

### NOTE

Some modules shown in this block diagram are not offered on all derivatives. See Table 2 for exceptions.

| Key Modules             | 8CVN | 6CVN | 4CVN | 3CVN | 8DVN | 6DVN | 4DVN | 3DVN |
|-------------------------|------|------|------|------|------|------|------|------|
| Cortex <sup>®</sup> A53 | 4x   | 4x   | 4x   | 2x   | 4x   | 4x   | 4x   | 2x   |
| VPU                     | 1x   | 1x   | N/A  | 1x   | 1x   | 1x   | N/A  | 1x   |
| NPU                     | 1x   | N/A  | N/A  | 1x   | 1x   | N/A  | N/A  | 1x   |
| ISP                     | 1x   | 1x   | N/A  | 1x   | 1x   | 1x   | N/A  | 1x   |
| HiFi 4                  | 1x   | N/A  | N/A  | 1x   | 1x   | N/A  | N/A  | 1x   |

#### Table 2. Modules supported

## **1.2 Ordering information**

Table 3 shows examples of orderable sample part numbers covered by this data sheet. This table does not include all possible orderable part numbers. If your desired part number is not listed in the table, or you have questions about available parts, contact your NXP representative.

| Part number     | Device<br>description    | Part<br>differentiator<br>description | Number<br>of A53<br>Cores | A53<br>speed | Qualification<br>tier | Temperature<br>T <sub>j</sub> (°C) | Package description                |
|-----------------|--------------------------|---------------------------------------|---------------------------|--------------|-----------------------|------------------------------------|------------------------------------|
| MIMX8ML8CVNKZAB | i.MX 8M Plus<br>Quad     | NPU, ISP, VPU,<br>HiFi 4, CAN-FD      | 4                         | 1.6 GHz      | Industrial            | -40 to 105                         | 15 x 15 mm,<br>0.5 pitch,<br>FCBGA |
| MIMX8ML6CVNKZAB | i.MX 8M Plus<br>Quad     | ISP, VPU,<br>CAN-FD                   | 4                         | 1.6 GHz      | Industrial            | -40 to 105                         | 15 x 15 mm,<br>0.5 pitch,<br>FCBGA |
| MIMX8ML4CVNKZAB | i.MX 8M Plus<br>QuadLite | CAN-FD                                | 4                         | 1.6 GHz      | Industrial            | -40 to 105                         | 15 x 15 mm,<br>0.5 pitch,<br>FCBGA |
| MIMX8ML3CVNKZAB | i.MX 8M Plus<br>Dual     | NPU, ISP, VPU,<br>HiFi 4, CAN-FD      | 2                         | 1.6 GHz      | Industrial            | -40 to 105                         | 15 x 15 mm,<br>0.5 pitch,<br>FCBGA |

### Table 3. Orderable part numbers

Figure 2 describes the part number nomenclature so that the users can identify the characteristics of the specific part number.

Contact an NXP representative for additional details.



Figure 2. Part number nomenclature—i.MX 8M Plus family of processors

# 2 Modules list

The i.MX 8M Plus family of processors contains a variety of digital and analog modules. Table 4 describes these modules in alphabetical order.

| Block mnemonic                            | Block name                                                                    | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| APBH-DMA                                  | NAND Flash and BCH ECC<br>DMA Controller                                      | DMA controller used for GPMI2 operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Arm                                       | Arm Platform                                                                  | The Arm Core Platform includes a quad Cortex-A53 core and a Cortex-M7 core. The Cortex-A53 core includes associated sub-blocks, such as the Level 2 Cache Controller, Snoop Control Unit (SCU), General Interrupt Controller (GIC), private timers, watchdog, and CoreSight debug modules. The Cortex-M7 core is used as a customer microcontroller.                                                                                                                                                                               |
| ASRC                                      | Asynchronous Sample Rate<br>Converter                                         | The Asynchronous Sample Rate Converter (ASRC) can process 4 groups of audio channels with an independent time-base simultaneously. A group of channels with the same time-base (or resampling ration) is referred to as a context. Each context has independent processing pipelines. Contexts can be configured to start and stop at any time without affecting the processing of other contexts. The ASRC supports up to 32 audio channels, which can either be assigned to a single context or spread across multiple contexts. |
| BCH                                       | Binary-BCH ECC Processor                                                      | The BCH module provides up to 62-bit ECC encoder/decoder for NAND Flash controller (GPMI).                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| CAAM                                      | Cryptographic accelerator and assurance module                                | CAAM is a cryptographic accelerator and assurance module. CAAM<br>implements several encryption and hashing functions, a run-time<br>integrity checker, entropy source generator, and a Pseudo Random<br>Number Generator (PRNG). The PRNG is certifiable by the<br>Cryptographic Algorithm Validation Program (CAVP) of the National<br>Institute of Standards and Technology (NIST).<br>CAAM also implements a Secure Memory mechanism. In i.MX 8M<br>Plus processors, the secure memory provided is 32 KB.                      |
| CCM<br>GPC<br>SRC                         | Clock Control Module, General<br>Power Controller, System Reset<br>Controller | These modules are responsible for clock and reset distribution in the system, and also for the system power management.                                                                                                                                                                                                                                                                                                                                                                                                            |
| CSU                                       | Central Security Unit                                                         | The Central Security Unit (CSU) is responsible for setting comprehensive security policy within the i.MX 8M Plus platform.                                                                                                                                                                                                                                                                                                                                                                                                         |
| CTI-0<br>CTI-1<br>CTI-2<br>CTI-3<br>CTI-4 | Cross Trigger Interface                                                       | Cross Trigger Interface (CTI) allows cross-triggering based on inputs from masters attached to CTIs. The CTI module is internal to the Cortex-A53 core platform.                                                                                                                                                                                                                                                                                                                                                                   |
| DAP                                       | Debug Access Port                                                             | <ul> <li>The DAP provides real-time access for the debugger without halting the core to access:</li> <li>System memory and peripheral registers</li> <li>All debug configuration registers</li> <li>The DAP also provides debugger access to JTAG scan chains.</li> </ul>                                                                                                                                                                                                                                                          |

#### Table 4. i.MX 8M Plus modules list

#### Modules list

| Block mnemonic             | Block name                          | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDRC                       | Double Data Rate Controller         | The DDR Controller has the following features:<br>• Supports 32-bit LPDDR4-4000 and DDR4-3200<br>• Supports up to 8 Gbyte DDR memory space                                                                                                                                                                                                                                                                                                                                                                                                                            |
| eCSPI1<br>eCSPI2<br>eCSPI3 | Configurable SPI                    | Full-duplex enhanced Synchronous Serial Interface, with data rate<br>up to 52 Mbit/s. Configurable to support Master/Slave modes.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| eDMA                       | Enhanced Direct Memory<br>Access    | <ul> <li>There is one enhanced DMAs (eDMA).</li> <li>The eDMA is a 32-channel DMA engine</li> <li>It is provided specifically for copying between memory and memory (most likely such as between two of DRAM, OCRAM_A, and Audio DSPs TCM).</li> <li>It separates the 32 channels into separate 64 KByte regions in the system memory map for virtualization and partitioning purpose.</li> <li>There are no DMA requests connected to eDMA from any peripheral. It is generally controlled by the Audio DSP (or potentially the Cortex-A53 or Cortex_M7).</li> </ul> |
| ENET                       | Ethernet Controller                 | The Ethernet Media Access Controller (MAC) is designed to support 10/100/1000 Mbps Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media. The module has dedicated hardware to support the IEEE 1588 standard. See the ENET chapter of the <i>i.MX 8M Plus Applications Processor Reference Manual</i> (IMX8MPRM) for details.                                                                                                                                                 |
| ENET_QOS                   | Ethernet QoS Controller             | The ENET_QOS is compliant with the IEEE 802.3–2015<br>specification and can be used in applications, such as AV bridges,<br>AV nodes, switches, data center bridges and nodes, and network<br>interface cards. It enables a host to transmit and receive data over<br>Ethernet in compliance with the IEEE802.3–2015.<br>A separate 1 Gbit Ethernet QoS with TSN supports the same<br>features as ENET and also following features:<br>• 802.1Qbv Enhancements to Scheduling Traffic<br>• 802.1Qbu Frame preemption<br>• Time Based Scheduling                        |
| FlexCAN1<br>FlexCAN2       | Flexible Controller Area<br>Network | Communication controller implementing the CAN with Flexible Data rate (CAN FD) protocol and the CAN protocol according to the CAN 2.0B protocol specification.                                                                                                                                                                                                                                                                                                                                                                                                        |
| FlexSPI                    | FlexSPI                             | <ul> <li>The FlexSPI module acts as an interface to external serial flash devices. This module contains the following features:</li> <li>Flexible sequence engine to support various flash vendor devices</li> <li>Single pad/Dual pad/Quad pad mode of operation</li> <li>Single Data Rate/Double Data Rate mode of operation</li> <li>Parallel Flash mode</li> <li>DMA support</li> <li>Memory mapped read access to connected flash devices</li> <li>Multi master access with priority and flexible and configurable buffer for each master</li> </ul>             |
| GIC                        | Generic Interrupt Controller        | The GIC handles all interrupts from the various subsystems and is ready for virtualization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

### Table 4. i.MX 8M Plus modules list (continued)

| Table 4. i.MX 8M Plus modules list ( | (continued) |
|--------------------------------------|-------------|
|--------------------------------------|-------------|

| Block mnemonic                               | Block name                          | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO1<br>GPIO2<br>GPIO3<br>GPIO4<br>GPIO5    | General Purpose I/O Modules         | Used for general purpose input/output to external ICs. Each GPIO module supports up to 32 bits of I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| GPMI                                         | General Purpose Memory<br>Interface | The GPMI module supports up to 4x NAND devices and 62-bit ECC encryption/decryption for NAND Flash Controller (GPMI2). GPMI supports separate DMA channels for each NAND device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| GPT1<br>GPT2<br>GPT3<br>GPT4<br>GPT5<br>GPT6 | General Purpose Timer               | Each GPT is a 32-bit "free-running" or "set-and-forget" mode timer<br>with programmable prescaler and compare and capture register. A<br>timer counter value can be captured using an external event and can<br>be configured to trigger a capture event on either the leading or<br>trailing edges of an input pulse. When the timer is configured to<br>operate in "set-and-forget" mode, it is capable of providing precise<br>interrupts at regular intervals with minimal processor intervention.<br>The counter has output compare logic to provide the status and<br>interrupt at comparison. This timer can be configured to run either on<br>an external clock or on an internal clock. |
| GPU2D                                        | Graphics Processing Unit-2D         | This Graphic Processing Unit defines a high-performance, multi-pipe<br>2D raster graphics core that accelerates the 2D graphics display.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| GPU3D                                        | Graphics Processing Unit-3D         | The GPU3D provides hardware acceleration for 3D graphics algorithms with sufficient processor power to run desktop quality interactive graphics applications on displays.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12C1<br>12C2<br>12C3<br>12C4<br>12C5<br>12C6 | I <sup>2</sup> C Interface          | I <sup>2</sup> C provides serial interface for external devices. Data rates of up to 320 kbps are supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IOMUXC                                       | IOMUX Control                       | This module enables flexible I/O multiplexing. Each IO pad has a default as well as several alternate functions. The alternate functions are software configurable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| LCDIF                                        | LCD interface                       | The LCD Interface (LCDIF) is a general purpose display controller used to drive a wide range of display devices varying in size and capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| LDB                                          | LVDS Display Bridge                 | <ul> <li>LVDS Display Bridge is used to connect the LCDIF to External LVDS</li> <li>Display Interface. LDB supports two channels; each channel has following signals:</li> <li>One clock pair</li> <li>Four data pairs</li> <li>Each signal pair contains LVDS special differential pad (PadP, PadM).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                 |
| MIPI CSI1<br>MIPI CSI2<br>(four-lane)        | MIPI Camera Serial Interface        | This module provides one four-lane MIPI camera serial interfaces, which operates up to a maximum bit rate of 1.5 Gbps.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MIPI DSI (four-lane)                         | MIPI Display Serial Interface       | This module provides a four-lane MIPI display serial interface operating up to a maximum bit rate of 1.5 Gbps.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### Modules list

| Block mnemonic                               | Block name                  | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OCOTP_CTRL                                   | OTP Controller              | The On-Chip OTP controller (OCOTP_CTRL) provides an interface<br>for reading, programming, and/or overriding identification and<br>control information stored in on-chip fuse elements. The module<br>supports electrically programmable poly fuses (eFUSEs). The<br>OCOTP_CTRL also provides a set of volatile software-accessible<br>signals that can be used for software control of hardware elements,<br>not requiring non volatility. The OCOTP_CTRL provides the primary<br>user-visible mechanism for interfacing with on-chip fuse elements.<br>Among the uses for the fuses are unique chip identifiers, mask<br>revision numbers, cryptographic keys, JTAG secure mode, boot<br>characteristics, and various control signals requiring permanent non<br>volatility. |
| OCRAM                                        | On-Chip Memory controller   | The On-Chip Memory controller (OCRAM) module is designed as an interface between the system's AXI bus and the internal (on-chip) SRAM memory module.<br>In i.MX 8M Plus processors, the OCRAM is used for controlling the 868KB multimedia RAM through AXI bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PCle                                         | PCI Express 3.0             | The PCIe IP provides PCI Express Gen 3 functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PMU                                          | Power Management Unit       | Integrated power management unit. Used to provide power to various SoC domains.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PWM1<br>PWM2<br>PWM3<br>PWM4                 | Pulse Width Modulation      | The pulse-width modulator (PWM) has a 16-bit counter and is optimized to generate sound from stored sample audio images. It can also generate tones. It uses 16-bit resolution and a 4x16 data FIFO to generate sound.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SAI1<br>SAI2<br>SAI3<br>SAI5<br>SAI6<br>SAI7 | Synchronous Audio Interface | The SAI module provides a synchronous audio interface (SAI) that<br>supports full duplex serial interfaces with frame synchronization,<br>such as I2S, AC97, TDM, and codec/DSP interfaces.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### Table 4. i.MX 8M Plus modules list (continued)

| Block mnemonic   | Block name                                  | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDMA             | Smart Direct Memory Access                  | <ul> <li>The SDMA is a multichannel flexible DMA engine. It helps in maximizing system performance by offloading the various cores in dynamic data routing. It has the following features:</li> <li>Powered by a 16-bit Instruction-Set micro-RISC engine</li> <li>Multi channel DMA supporting up to 32 time-division multiplexed DMA channels</li> <li>48 events with total flexibility to trigger any combination of channels</li> <li>Memory accesses including linear, FIFO, and 2D addressing</li> <li>Shared peripherals between Arm and SDMA</li> <li>Very fast Context-Switching with 2-level priority based preemptive multi tasking</li> <li>DMA units with auto-flush and prefetch capability</li> <li>Flexible address management for DMA transfers (increment, decrement, and no address changes on source and destination address)</li> <li>DMA ports can handle unidirectional and bidirectional flows (Copy mode)</li> <li>Up to 8-word buffer for configurable burst transfers for EMIv2.5</li> <li>Support of byte-swapping and CRC calculations</li> <li>Library of Scripts and API is available</li> </ul> |
| SJC              | Secure JTAG Controller                      | The SJC provides JTAG interface (designed to be compatible with JTAG TAP standards) to internal logic. The i.MX 8M Plus family of processors uses JTAG port for production, testing, and system debugging. Additionally, the SJC provides BSR (Boundary Scan Register) standard support, designed to be compatible with IEEE 1149.1 and IEEE 1149.6 standards.<br>The JTAG port must be accessible during platform initial laboratory bring-up, for manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. The i.MX 8M Plus SJC incorporates three security modes for protecting against unauthorized accesses. Modes are selected through eFUSE configuration.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SNVS             | Secure Non-Volatile Storage                 | Secure Non-Volatile Storage, including Secure Real Time Clock,<br>Security State Machine, Master Key Control, and Violation Detection<br>and reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SPDIF1           | Sony Philips Digital<br>Interconnect Format | A standard audio file transfer format, developed jointly by the Sony<br>and Phillips corporations. It supports Transmitter and Receiver<br>functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| System Bus (NoC) | Network-on-Chip                             | The module is used as central inter-connect fabric, which runs at<br>approximately 1/4 of the DRAM data rate, and links the bus master<br>to DRAM controller for high-throughput DRAM access.<br>Multiple additional NoCs as the high-performance inter-connect bus<br>fabric for high-speed initiators.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| TEMPSENSOR       | Temperature Sensor                          | Temperature sensor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TZASC            | Trust-Zone Address Space<br>Controller      | The TZASC (TZC-380 by Arm) provides security address region control functions required for intended application. It is used on the path to the DRAM controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### Table 4. i.MX 8M Plus modules list (continued)

#### **Modules list**

| Block mnemonic                   | Block name                                                                       | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UART1<br>UART2<br>UART3<br>UART4 | UART Interface                                                                   | <ul> <li>Each of the UARTv2 modules supports the following serial data transmit/receive protocols and configurations:</li> <li>7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd, or none)</li> <li>Programmable baud rates up to 4 Mbps. This is a higher max baud rate relative to the 1.875 MHz, which is stated by the TIA/EIA-232-F standard.</li> <li>32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud</li> </ul> |
| uSDHC1<br>uSDHC2<br>uSDHC3       | SD/MMC and SDXC<br>Enhanced Multi-Media Card /<br>Secure Digital Host Controller | <ul> <li>i.MX 8M Plus SoC characteristics:</li> <li>All the MMC/SD/SDIO controller IPs are based on the uSDHC IP.</li> <li>They are designed to support:</li> <li>SD/SDIO standard, up to version 3.0.</li> <li>MMC standard, up to version 5.1.</li> <li>1.8 V and 3.3 V operation, but do not support 1.2 V operation.</li> <li>1-bit/4-bit SD and SDIO modes, 1-bit/4-bit/8-bit MMC mode.</li> </ul>                                                           |
| USB 3.0                          | 2x USB 3.0 controllers and<br>PHYs                                               | Two USB controllers and PHYs that support USB 3.0. Each USB instance contains:<br>• USB 3.0 core, which can operate in 2.0 mode                                                                                                                                                                                                                                                                                                                                   |
| VPU                              | Video Processing Unit                                                            | A high performing video processing unit (VPU), which covers many SD-level and HD-level video decoders. See the <i>i.MX 8M Plus Applications Processor Reference Manual</i> (IMX8MPRM) for a complete list of the VPU's decoding and encoding capabilities.                                                                                                                                                                                                        |
| WDOG1<br>WDOG2<br>WDOG3          | Watchdog                                                                         | The watchdog (WDOG) timer supports two comparison points during<br>each counting period. Each of the comparison points is configurable<br>to evoke an interrupt to the Arm core, and a second point evokes an<br>external event on the WDOG line.                                                                                                                                                                                                                 |
| XTALOSC                          | Crystal Oscillator interface                                                     | The XTALOSC module enables connectivity to an external crystal oscillator device. In a typical application use case, it is used for a 24 MHz oscillator.                                                                                                                                                                                                                                                                                                          |

#### Table 4. i.MX 8M Plus modules list (continued)

## 2.1 Unused input and output guidance

If a function of the i.MX 8M Plus is not used, the I/Os and power rails of that function can be terminated to reduce overall board power. Table 5 is recommended connectivities for LVDS, PCIe, HDMI, eARC, and other digital I/Os. Table 6 is recommended connectivities for MIPI. Table 7 is recommended connectivities for USB.

| Function | Ball name                                                                                                                           | Recommendations<br>if Unused |
|----------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| LVDS     | VDD_LVDS_1P8, LVDS1_CLK_P, LVDS1_CLK_N, LVDS1_Dx_P,<br>LVDS1_Dx_N, LVDS2_CLK_P, LVDS2_CLK_N, LVDS2_Dx_P, LVDS2_Dx_N,                | Not connected                |
| PCle     | VDD_PCI_1P8, VDD_PCI_0P8, PCIE_TXN_P, PCIE_TXN_N, PCIE_RXN_P,<br>PCIE_RXN_N, PCIE_REF_PAD_CLK_P, PCIE_REF_PAD_CLK_N,<br>PCIE_RESREF | Not connected                |

### Table 5. Unused function strapping recommendations (continued)

| Function                | Ball name                                                                                                                                            | Recommendations<br>if Unused             |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| HDMI                    | VDD_HDMI_1P8, VDD_HDMI_0P8, HDMI_TXC_P, HDMI_TXC_N,<br>HDMI_TXx_P, HDMI_TXx_N, HDMI_REXT                                                             | Not connected                            |
| eARC                    | VDD_EARC_1P8                                                                                                                                         | Tie to ground using a 10K resistor       |
|                         | EARC_AUX, EARC_N_HPD, EARC_P_UTIL                                                                                                                    | Not connected                            |
| Digital I/O<br>supplies | NVCC_SAI2_SAI3_SPDIF, NVCC_ECSPI_HDMI, NVCC_ENET, NVCC_GPIO,<br>NVCC_I2C_UART, NVCC_JTAG, NVCC_NAND, NVCC_SAI1_SAI5,<br>NVCC_SD1, NVCC_SD2, NVCC_CLK | Not connected if entire bank not<br>used |

### Table 6. MIPI strapping recommendations

| Function                                   | Ball name                                                                                                                                                                                              | Recommendations        |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| MIPI_CSI1,<br>MIPI_CSI2<br>and<br>MIPI_DSI | VDD_MIPI_1P8, VDD_MIPI_0P8                                                                                                                                                                             | Supply                 |
|                                            | VDD_MIPI_1P2_CAP, MIPI_VREG1_CAP                                                                                                                                                                       | Connect to outside cap |
|                                            | MIPI_TEST_DNU                                                                                                                                                                                          | Not connected          |
|                                            | MIPI_CSI1_CLK_P, MIPI_CSI1_CLK_N, MIPI_CSI1_Dx_P, MIPI_CSI1_Dx_N,<br>MIPI_CSI2_CLK_P, MIPI_CSI2_CLK_N, MIPI_CSI2_Dx_P, MIPI_CSI2_Dx_N,<br>MIPI_DSI_CLK_P, MIPI_DSI_CLK_N, MIPI_DSI_Dx_P, MIPI_DSI_Dx_N | Function               |
| Only                                       | VDD_MIPI_1P8, VDD_MIPI_0P8                                                                                                                                                                             | Supply                 |
| MIPI_CSI1<br>and                           | MIPI_VREG1_CAP                                                                                                                                                                                         | Not connected          |
| MIPI_CSI2                                  | VDD_MIPI_1P2_CAP                                                                                                                                                                                       | Connect to outside cap |
|                                            | MIPI_TEST_DNU                                                                                                                                                                                          | Not connected          |
|                                            | MIPI_CSI1_CLK_P, MIPI_CSI1_CLK_N, MIPI_CSI1_Dx_P, MIPI_CSI1_Dx_N,<br>MIPI_CSI2_CLK_P, MIPI_CSI2_CLK_N, MIPI_CSI2_Dx_P, MIPI_CSI2_Dx_N,                                                                 | Function               |
|                                            | MIPI_DSI_CLK_P, MIPI_DSI_CLK_N, MIPI_DSI_Dx_P, MIPI_DSI_Dx_N                                                                                                                                           | Not connected          |
| Only                                       | VDD_MIPI_1P8, VDD_MIPI_0P8                                                                                                                                                                             | Supply                 |
| MIPI_CSI1<br>and<br>MIPI_DSI               | VDD_MIPI_1P2_CAP, MIPI_VREG1_CAP                                                                                                                                                                       | Connect to outside cap |
|                                            | MIPI_TEST_DNU                                                                                                                                                                                          | Not connected          |
|                                            | MIPI_CSI1_CLK_P, MIPI_CSI1_CLK_N, MIPI_CSI1_Dx_P, MIPI_CSI1_Dx_N                                                                                                                                       | Function               |
|                                            | MIPI_CSI2_CLK_P, MIPI_CSI2_CLK_N, MIPI_CSI2_Dx_P, MIPI_CSI2_Dx_N                                                                                                                                       | Tied to ground         |
|                                            | MIPI_DSI_CLK_P, MIPI_DSI_CLK_N, MIPI_DSI_Dx_P, MIPI_DSI_Dx_N                                                                                                                                           | Function               |

#### **Modules list**

| Function                                        | Ball name                                                        | Recommendations        |
|-------------------------------------------------|------------------------------------------------------------------|------------------------|
| Only<br>MIPI_CSI2<br>and                        | VDD_MIPI_1P8, VDD_MIPI_0P8                                       | Supply                 |
|                                                 | VDD_MIPI_1P2_CAP, MIPI_VREG1_CAP                                 | Connect to outside cap |
| MIPI_DSI                                        | MIPI_TEST_DNU                                                    | Not connected          |
|                                                 | MIPI_CSI1_CLK_P, MIPI_CSI1_CLK_N, MIPI_CSI1_Dx_P, MIPI_CSI1_Dx_N | Tied to ground         |
|                                                 | MIPI_CSI2_CLK_P, MIPI_CSI2_CLK_N, MIPI_CSI2_Dx_P, MIPI_CSI2_Dx_N | Function               |
| l                                               | MIPI_DSI_CLK_P, MIPI_DSI_CLK_N, MIPI_DSI_Dx_P, MIPI_DSI_Dx_N     | Function               |
| Only                                            | VDD_MIPI_1P8, VDD_MIPI_0P8                                       | Supply                 |
| MIPI_DSI                                        | VDD_MIPI_1P2_CAP, MIPI_VREG1_CAP                                 | Connect to outside cap |
|                                                 | MIPI_TEST_DNU                                                    | Not connected          |
|                                                 | MIPI_CSI1_CLK_P, MIPI_CSI1_CLK_N, MIPI_CSI1_Dx_P, MIPI_CSI1_Dx_N | Tied to ground         |
|                                                 | MIPI_CSI2_CLK_P, MIPI_CSI2_CLK_N, MIPI_CSI2_Dx_P, MIPI_CSI2_Dx_N | Tied to ground         |
| MIPI_CSI1,                                      | VDD_MIPI_1P8, VDD_MIPI_0P8                                       | Not connected          |
| MIPI_CSI2<br>and<br>MIPI_DSI<br>are not<br>used | VDD_MIPI_1P2_CAP, MIPI_VREG1_CAP                                 | Not connected          |
|                                                 | MIPI_TEST_DNU                                                    | Not connected          |
|                                                 | MIPI_CSI1_CLK_P, MIPI_CSI1_CLK_N, MIPI_CSI1_Dx_P, MIPI_CSI1_Dx_N | Not connected          |
|                                                 | MIPI_CSI2_CLK_P, MIPI_CSI2_CLK_N, MIPI_CSI2_Dx_P, MIPI_CSI2_Dx_N | Not connected          |

#### Table 6. MIPI strapping recommendations (continued)

### Table 7. USB strapping recommendations

| Function         | Ball name                                                                                            | Recommendations                                     |
|------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| USB1 and<br>USB2 | VDD_USB_3P3, VDD_USB_1P8, VDD_USB_0P8                                                                | Supply                                              |
|                  | USB1_VBUS, USB1_D_P, USB1_D_N, USB1_TX_P, USB1_TX_N,<br>USB1_DNU, USB1_TXRTUNE, USB1_RX_P, USB1_RX_N | Function connection                                 |
|                  | USB2_VBUS, USB2_D_P, USB2_D_N, USB2_TX_P, USB2_TX_N,<br>USB2_DNU, USB2_TXRTUNE, USB2_RX_P, USB2_RX_N | Function connection                                 |
| USB1             | VDD_USB_3P3, VDD_USB_1P8, VDD_USB_0P8                                                                | Supply                                              |
|                  | USB1_VBUS, USB1_D_P, USB1_D_N, USB1_TX_P, USB1_TX_N,<br>USB1_DNU, USB1_TXRTUNE, USB1_RX_P, USB1_RX_N | Function connection                                 |
|                  | USB2_VBUS, USB2_D_P, USB2_D_N, USB2_TX_P, USB2_TX_N,<br>USB2_DNU, USB2_TXRTUNE, USB2_RX_P, USB2_RX_N | Ground *RX_P and *RX_N,<br>others are not connected |
| USB2             | VDD_USB_3P3, VDD_USB_1P8, VDD_USB_0P8                                                                | Supply                                              |
|                  | USB1_VBUS, USB1_D_P, USB1_D_N, USB1_TX_P, USB1_TX_N,<br>USB1_DNU, USB1_TXRTUNE, USB1_RX_P, USB1_RX_N | Ground *RX_P and *RX_N,<br>others are not connected |
|                  | USB2_VBUS, USB2_D_P, USB2_D_N, USB2_TX_P, USB2_TX_N,<br>USB2_DNU, USB2_TXRTUNE, USB2_RX_P, USB2_RX_N | Function connection                                 |

| Function             | Ball name                                                                                            | Recommendations                                  |
|----------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------|
|                      | VDD_USB_3P3, VDD_USB_1P8, VDD_USB_0P8                                                                | Not connected                                    |
| USB2 are<br>not used | USB1_VBUS, USB1_D_P, USB1_D_N, USB1_TX_P, USB1_TX_N,<br>USB1_DNU, USB1_TXRTUNE, USB1_RX_P, USB1_RX_N | Ground *RX_P and *RX_N, others are not connected |
|                      | USB2_VBUS, USB2_D_P, USB2_D_N, USB2_TX_P, USB2_TX_N,<br>USB2_DNU, USB2_TXRTUNE, USB2_RX_P, USB2_RX_N | Ground *RX_P and *RX_N, others are not connected |

| Table 7. | USB strapping recommendation | ations (continued) |
|----------|------------------------------|--------------------|
|----------|------------------------------|--------------------|

If there are any questions, visit the web page NXP.com/IMX 8 Processors or contact an NXP representative for details.

# **3** Electrical characteristics

This section provides the device and module-level electrical characteristics for the i.MX 8M Plus family of processors.

## 3.1 Chip-level conditions

This section provides the device-level electrical characteristics for the IC. See Table 8 for a quick reference to the individual tables and sections.

| For these characteristics,                   | Topic appears |
|----------------------------------------------|---------------|
| Absolute maximum ratings                     | on page 18    |
| Thermal resistance                           | on page 20    |
| Operating ranges                             | on page 23    |
| External clock sources                       | on page 28    |
| Estimated power supply maximum currents      | on page 31    |
| Power modes                                  | on page 32    |
| Power supplies requirements and restrictions | on page 34    |

## 3.1.1 Absolute maximum ratings

### CAUTION

Stresses beyond those listed under Table 9 may affect reliability or cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operating ranges or parameters tables is not implied.

| Parameter description  | Symbol                                                                                                                                                                 | Min  | Мах  | Unit | Notes |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Core supply voltages   | VDD_ARM<br>VDD_SOC                                                                                                                                                     | -0.3 | 1.15 | V    |       |
| GPIO supply voltage    | NVCC_SD1, NVCC_SD2,<br>NVCC_NAND, NVCC_JTAG,<br>NVCC_ENET,<br>NVCC_SAI1_SAI5,<br>NVCC_SAI2_SAI3_SPDIF,<br>NVCC_ECSPI_HDMI,<br>NVCC_GPIO,<br>NVCC_I2C_UART,<br>NVCC_CLK | -0.3 | 3.8  | V    | _     |
| SNVS IO supply voltage | NVCC_SNVS_1P8                                                                                                                                                          | -0.3 | 2.15 | V    | _     |

### Table 9. Absolute maximum ratings

|                            | ,                                 |      |                         |      |       |  |  |  |  |
|----------------------------|-----------------------------------|------|-------------------------|------|-------|--|--|--|--|
| Parameter description      | Symbol                            | Min  | Max                     | Unit | Notes |  |  |  |  |
| DDR I/O supply voltage     | NVCC_DRAM                         | -0.3 | 1.575                   | V    | _     |  |  |  |  |
| Arm PLL supply voltage     | VDD_ARM_PLL_0P8                   | -0.3 | 1.15                    | V    | _     |  |  |  |  |
|                            | VDD_ARM_PLL_1P8                   | -0.3 | 2.15                    | V    | _     |  |  |  |  |
| PCIe PHY supply voltage    | VDD_PCI_0P8                       | -0.3 | 1.15                    | V    | _     |  |  |  |  |
|                            | VDD_PCI_1P8                       | -0.3 | 2.15                    | V    | _     |  |  |  |  |
|                            | VDD_MIPI_0P8                      | -0.3 | 1.15                    | V    | _     |  |  |  |  |
| MIPI PHY supply voltage    | VDD_MIPI_1P8                      | -0.3 | 2.15                    | V    | _     |  |  |  |  |
|                            | VDD_USB_0P8                       | -0.3 | 1.15                    | V    | _     |  |  |  |  |
| USB PHY supply voltage     | VDD_USB_1P8                       | -0.3 | 2.15                    | V    | _     |  |  |  |  |
|                            | VDD_USB_3P3                       | -0.3 | 3.95                    | V    | _     |  |  |  |  |
| USB_VBUS input detected    | USB1_VBUS,<br>USB2_VBUS           | -0.3 | 3.95                    | V    | _     |  |  |  |  |
| XTAL supply voltage        | VDD_24M_XTAL_1P8                  | -0.3 | 2.15                    | V    | _     |  |  |  |  |
| Input/output voltage range | V <sub>in</sub> /V <sub>out</sub> | -0.3 | OVDD <sup>1</sup> + 0.3 | V    | —     |  |  |  |  |
| Storage temperature range  | T <sub>STORAGE</sub>              | -40  | 150                     | °C   | _     |  |  |  |  |

<sup>1</sup> OVDD is the I/O supply voltage.

| Table 10. Electrostatic discharge and latc | n up ratings |
|--------------------------------------------|--------------|
|--------------------------------------------|--------------|

| Parameter description   |                                                                                                                                        | Rating  | Reference   | Comment |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|---------|
| Electrostatic Discharge | Human Body Model (HBM)                                                                                                                 | ±1000 V | JS-001-2017 | _       |
| (ESD)                   | Charged Device Model (CDM)                                                                                                             | ±250 V  | JS-002-2018 | _       |
| Latch UP (LU)           | <ul> <li>Immunity level:</li> <li>Class I@ 25 °C ambient<br/>temperature</li> <li>Class II @ 105 °C ambient<br/>temperature</li> </ul> | A<br>A  | JESD78E     | _       |

## 3.1.2 Thermal resistance

## 3.1.2.1 15 x 15 mm FCPBGA package thermal characteristics

Table 11 displays the 15 x 15 mm FCPBGA package thermal resistance data.

Table 11. 15 x 15 mm FCPBGA thermal resistance data

| Rating <sup>1</sup>                                                           | Board Type <sup>2</sup> | Symbol              | Value | Unit |
|-------------------------------------------------------------------------------|-------------------------|---------------------|-------|------|
| Junction to Ambient Thermal Resistance <sup>3</sup>                           | JESD51-9, 2s2p          | $R_{	hetaJA}$       | 21.1  | °C/W |
| Junction-to-Top of Package<br>Thermal Characterization parameter <sup>3</sup> | JESD51-9, 2s2p          | $\Psi_{JT}$         | 0.98  | °C/W |
| Junction to Case Thermal Resistance <sup>4</sup>                              | JESD51-9, 1s            | $R_{	ext{	heta}JC}$ | 0.24  | °C/W |

<sup>1</sup> The ratings were generated using a non-uniformly powered die.

<sup>2</sup> Thermal test board meets JEDEC specification for this package (JESD51-9). PCB has no thermal vias under the package.

<sup>3</sup> Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment.

<sup>4</sup> Junction-to-Case thermal resistance determined using an isothermal cold plate. Case temperature refers t the package top side surface.

## 3.1.3 Power architecture

The power architecture of the chip is defined based on the assumption that lowest-cost system are constructed for case where the PMIC is always used to supply all the power rails to the processor.

The digital logic inside chip will be supplied with two supplies: VDD ARM and VDD SOC.

- VDD\_ARM is for the Cortex<sup>®</sup>-A53 platform.
- VDD\_SOC is for the rest of the modules in SoC.

The VDD\_SOC can be nominal or overdrive voltage, the VDD\_ARM can be nominal, overdrive or super-overdrive. To support system with VDD\_ARM at super-overdrive voltage, it is recommended to use two external DCDC or DC-DC supplies, first one for VDD\_ARM and the second one for VDD\_SOC. However, for cost-optimized solutions, the two supplies can be tied together in customer systems. VDD\_ARM can support DVFS for SoCs that choose to enable it. VDD\_SOC does not support fast on-the-fly DVFS, but can support mode-based dynamic voltage for SoCs that choose to enable it.

The GPIO pads will have external power supply for 3.3 V and 1.8 V IO voltage. The IO pad core voltage will be supplied directly by VDD\_SOC. For 3.3 V IO pad, its 3.3 V IO supply (NVCC) and 1.8 V pre-driver supply (PVCC\_1P8) should be always meet NVCC - PVCC < 2 V requirement during power up and power down. For 1.8 V IO pad, its 1.8 V PVCC can be shorted together with NVCC.

The DRAM controller and PHY have four external power supplies: VDD\_SOC supplies controller and PHY digital logic, VDD\_DRAM\_PLL\_1P8 / VDD\_DRAM\_PLL\_0P8 for PHY analog circuit, and NVCC\_DRAM for IO.

For all the integrated analog modules, their 1.8 V analog power and 0.85 V/0.95 V digital power will be supplied externally through power pads. These supplies are separated with other power pads on the

package to keep them clean, but they can be directly shared with other power rails on the board to reduce the number of power supplies from the PMIC.

For all the integrated PCIe PHY, LVDS PHY, MIPI PHY, and USB PHY, their 3.3 V (where supported), 1.8 V and 0.85/0.95 V power will be supplied externally through power pads. The powers to those PHYs are separated with other power pads on the package to keep them clean, but they can be directly shared with other power rails on the board to reduce the number of power supplies from the PMIC. A LDO will be integrated to generate the 1.2 V required for the MIPI PHY. The MIPI PHY also has integrated within its PHY and LDO to generate its 0.4V supply. External capacitors are required for both the 1.2 V and 0.4 V internal LDO regulators.

For SNVS/RTC, the 1.8 V IO pre-driver supply and 1.8 V IO pad supply will also be supplied externally. The 0.8 V SNVS\_LP core domain logic is supplied by an internal LDO.

Figure 3 is the power architecture diagram. Note it only shows supplies, and does not show capacitors that may be required for internal LDO regulators.



Figure 3. Power architecture of i.MX 8M Plus family of processors

## 3.1.4 Operating ranges

Table 12 provides the operating ranges of the i.MX 8M Plus of processors. For details on the chip's power structure, see the "Power Management Unit (PMU)" chapter of the *i.MX 8M Plus Applications Processor Reference Manual* (IMX8MPRM).

| Parameter description                                      | Symbol           | Min   | Тур   | Max <sup>1,2</sup> | Unit | Comment                                                    |
|------------------------------------------------------------|------------------|-------|-------|--------------------|------|------------------------------------------------------------|
| Power supply for Quad-A53                                  | VDD_ARM          | 0.805 | 0.850 | 0.950              | V    | Power supply for Cortex®-A53, nominal mode, 1.2 GHz        |
|                                                            |                  | 0.900 | 0.950 | 1.000              | V    | Power supply for Cortex®-A53, overdrive mode, 1.6 GHz      |
| Power supply for SoC logic                                 | VDD_SOC          | 0.805 | 0.850 | 0.900              | V    | Power supply for SOC, nominal mode                         |
|                                                            |                  | 0.900 | 0.950 | 1.000              | V    | Power supply for SOC, overdrive mode                       |
| DDR I/O supply voltage                                     | NVCC_DRAM        | 1.140 | 1.200 | 1.260              | V    | DDR4                                                       |
|                                                            |                  | 1.045 | 1.100 | 1.155              | V    | LPDDR4                                                     |
| SNVS supply voltage                                        | NVCC_SNVS_1P8    | 1.710 | 1.800 | 1.950              | V    | I/O supply and I/O Pre-driver supply for GPIO in SNVS bank |
| Supply for analog PLLs                                     | VDD_ANA1_0P8     | 0.805 | 0.850 | 0.900              | V    | Power supply for ANAMIX PLL, nominal mode                  |
|                                                            |                  | 0.900 | 0.950 | 1.000              | V    | Power supply for ANAMIX PLL, overdrive mode                |
| 1.8 V supply for PLLs,<br>eFuse, and Temperature<br>Sensor | VDD_ANAx_1P8     | 1.710 | 1.800 | 1.890              | V    | _                                                          |
| 1.8 V supply for 24 MHz<br>XTAL                            | VDD_24M_XTAL_1P8 | 1.710 | 1.800 | 1.890              | V    | _                                                          |
| USB PHY supply voltage                                     | VDD_USB_0P8      | 0.805 | 0.850 | 0.900              | V    | Digital supply for USB PHY, nominal mode                   |
|                                                            |                  | 0.900 | 0.950 | 1.000              | V    | Digital supply for USB PHY, overdrive mode                 |
|                                                            | VDD_USB_3P3      | 3.069 | 3.300 | 3.630              | V    | 3.3 V supply for USB PHY                                   |
|                                                            | VDD_USB_1P8      | 1.710 | 1.800 | 1.890              | V    | 1.8 V supply for USB PHY                                   |
| USBx_VBUS supply voltage                                   | USBx_VBUS        | 1.34  | -     | 3.6                | V    | 3.3 V supply for USB                                       |
| PCIe PHY supply voltage                                    | VDD_PCI_0P8      | 0.805 | 0.850 | 0.900              | V    | Digital supply for PCIe PHY, nominal mode                  |
|                                                            |                  | 0.900 | 0.950 | 1.000              | V    | Digital supply for PCIe PHY, overdrive mode                |
|                                                            | VDD_PCI_1P8      | 1.710 | 1.800 | 1.890              | V    | 1.8 V supply for PCIe PHY                                  |

Table 12. Operating ranges

| Parameter description   | Symbol           | Min   | Тур   | Max <sup>1,2</sup> | Unit | Comment                                     |
|-------------------------|------------------|-------|-------|--------------------|------|---------------------------------------------|
| HDMI supply voltage     | VDD_HDMI_0P8     | 0.805 | 0.850 | 0.900              | V    | Digital supply for HDMI PHY, nominal mode   |
|                         |                  | 0.900 | 0.950 | 1.000              | V    | Digital supply for HDMI PHY, overdrive mode |
|                         | VDD_HDMI_1P8     | 1.710 | 1.800 | 1.890              | V    | Digital supply for HDMI PHY, overdrive mode |
| LVDS supply voltage     | VDD_LVDS_1P8     | 1.710 | 1.800 | 1.890              | V    | 1.8 V supply for LVDS PHY                   |
| MIPI PHY supply voltage | VDD_MIPI_0P8     | 0.805 | 0.850 | 0.900              | V    | Digital supply for MIPI PHY, nominal mode   |
|                         |                  | 0.900 | 0.950 | 1.000              | V    | Digital supply for MIPI PHY, overdrive mode |
|                         | VDD_MIPI_1P8     | 1.710 | 1.800 | 1.890              | V    | 1.8 V supply for MIPI PHY                   |
| Arm PLL supply voltage  | VDD_ARM_PLL_0P8  | 0.805 | 0.850 | 0.900              | V    | 0.85 V supply for Arm PLL, nominal mode     |
|                         |                  | 0.900 | 0.950 | 1.000              | V    | 0.95 V supply for Arm PLL, overdrive mode   |
|                         | VDD_ARM_PLL_1P8  | 1.710 | 1.800 | 1.890              | V    | 1.8 V supply for Arm PLL                    |
| DRAM PLL supply voltage | VDD_DRAM_PLL_0P8 | 0.805 | 0.850 | 0.900              | V    | 0.85 V supply for Arm PLL, nominal mode     |
|                         |                  | 0.900 | 0.950 | 1.000              | V    | 0.95 V supply for Arm PLL, overdrive mode   |
|                         | VDD_DRAM_PLL_1P8 | 1.710 | 1.800 | 1.890              | V    | 1.8 V supply for DRAM PLL                   |
| SAI PLL supply voltage  | VDD_SAI_PLL_0P8  | 0.805 | 0.850 | 0.900              | V    | 0.85 V supply for SAI PLL                   |
|                         |                  | 0.900 | 0.950 | 1.000              | V    | 0.95 V supply for SAI PLL, overdrive mode   |
|                         | VDD_SAI_PLL_1P8  | 1.710 | 1.800 | 1.890              | V    | 1.8 V supply for SAI PLL                    |
| AVPLL supply voltage    | VDD_AVPLL_1P8    | 1.710 | 1.800 | 1.890              | V    | 1.8 V supply for AVPLL                      |
| EARC supply voltage     | VDD_EARC_1P8     | 1.710 | 1.800 | 1.890              | V    | 1.8 V supply for EARC                       |

### Table 12. Operating ranges (continued)

| Parameter description               | Symbol                                                                                                                                                                           | Min   | Тур   | Max <sup>1,2</sup> | Unit | Comment                                                             |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------------------|------|---------------------------------------------------------------------|
| GPIO supply voltages                | PVCC_1P8                                                                                                                                                                         | 1.650 | 1.800 | 1.950              | V    | Power supply for GPIO<br>pre-driver                                 |
|                                     | NVCC_SD1,<br>NVCC_SD2,<br>NVCC_NAND,<br>NVCC_JTAG,<br>NVCC_ENET,<br>NVCC_SAI1_SAI5,<br>NVCC_SAI2_SAI3_SPD<br>IF,<br>NVCC_ECSPI_HDMI,<br>NVCC_GPIO,<br>NVCC_I2C_UART,<br>NVCC_CLK | 1.650 | 1.800 | 1.950              | V    | Power supply for GPIO when it is in 1.8 V mode                      |
|                                     |                                                                                                                                                                                  | 3.000 | 3.300 | 3.600              | V    | Power supply for GPIO when it<br>is in 3.3 V mode                   |
| Junction temperature,<br>Industrial | T_<br>J                                                                                                                                                                          | -40   | _     | +105               | °C   | See Table 3 for complete list of junction temperature capabilities. |

<sup>1</sup> Applying the maximum voltage results in maximum power consumption and heat generation. A voltage set point = (Vmin + the supply tolerance) is recommended. This results in an optimized power/speed ratio.

 $^{2}$  Overdrive maximum voltage includes all the nominal frequencies.

## 3.1.5 Maximum frequency of modules

Table 13 provides the maximum frequency of modules in the i.MX 8M Plus of processors.

| Clock root              | Nominal mode | Overdrive mode | Unit |  |
|-------------------------|--------------|----------------|------|--|
| ARM_A53_CLK_ROOT        | 1000         | 1000           | MHz  |  |
| ARM_M7_CLK_ROOT         | 600          | 800            | MHz  |  |
| ML_CLK_ROOT             | 800          | 1000           | MHz  |  |
| GPU3D_CORE_CLK_ROOT     | 800          | 1000           | MHz  |  |
| GPU3D_SHADER_CLK_ROOT   | 800          | 1000           | MHz  |  |
| GPU2D_CLK_ROOT          | 800          | 1000           | MHz  |  |
| AUDIO_AXI_CLK_ROOT      | 600          | 800            | MHz  |  |
| HSIO_AXI_CLK_ROOT       | 400          | 500            | MHz  |  |
| MEDIA_ISP_CLK_ROOT      | 400          | 500            | MHz  |  |
| ENET_AXI_CLK_ROOT       | 266          | 266            | MHz  |  |
| NAND_USDHC_BUS_CLK_ROOT | 266          | 266            | MHz  |  |
| VPU_BUS_CLK_ROOT        | 600          | 800            | MHz  |  |
| MEDIA_AXI_CLK_ROOT      | 400          | 500            | MHz  |  |

| Clock root              | Nominal mode | Overdrive mode | Unit |
|-------------------------|--------------|----------------|------|
| MEDIA_APB_CLK_ROOT      | 200          | 200            | MHz  |
| HDMI_APB_CLK_ROOT       | 133          | 133            | MHz  |
| HDMI_AXI_CLK_ROOT       | 400          | 500            | MHz  |
| GPU_AXI_CLK_ROOT        | 600          | 800            | MHz  |
| GPU_AHB_CLK_ROOT        | 300          | 400            | MHz  |
| NOC_CLK_ROOT            | 800          | 1000           | MHz  |
| NOC_IO_CLK_ROOT         | 600          | 800            | MHz  |
| ML_AXI_CLK_ROOT         | 800          | 800            | MHz  |
| ML_AHB_CLK_ROOT         | 300          | 400            | MHz  |
| AHB_CLK_ROOT            | 133.33       | 133.33         | MHz  |
| IPG_CLK_ROOT            | 66.66        | 66.66          | MHz  |
| AUDIO_AHB_CLK_ROOT      | 400          | 400            | MHz  |
| MEDIA_DISP2_CLK_ROOT    | 170          | 170            | MHz  |
| DRAM_ALT_CLK_ROOT       | 666.667      | 666.667        | MHz  |
| DRAM_APB_CLK_ROOT       | 200          | 200            | MHz  |
| VPU_G1_CLK_ROOT         | 600          | 800            | MHz  |
| VPU_G2_CLK_ROOT         | 500          | 700            | MHz  |
| CAN1_CLK_ROOT           | 80           | 80             | MHz  |
| CAN2_CLK_ROOT           | 80           | 80             | MHz  |
| MEMREPAIR_CLK_ROOT      | 24           | 24             | MHz  |
| PCIE_PHY_CLK_ROOT       | 250          | 250            | MHz  |
| PCIE_AUX_CLK_ROOT       | 10           | 10             | MHz  |
| I2C5_CLK_ROOT           | 66           | 66             | MHz  |
| I2C6_CLK_ROOT           | 66           | 66             | MHz  |
| SAI1_CLK_ROOT           | 66           | 66             | MHz  |
| SAI2_CLK_ROOT           | 66           | 66             | MHz  |
| SAI3_CLK_ROOT           | 66           | 66             | MHz  |
| SAI5_CLK_ROOT           | 66           | 66             | MHz  |
| SAI6_CLK_ROOT           | 66           | 66             | MHz  |
| ENET_QOS_CLK_ROOT       | 125          | 125            | MHz  |
| ENET_QOS_TIMER_CLK_ROOT | 200          | 200            | MHz  |
| ENET_REF_CLK_ROOT       | 125          | 125            | MHz  |
| ENET_TIMER_CLK_ROOT     | 125          | 125            | MHz  |

| Clock root                   | Nominal mode | Overdrive mode | Unit |
|------------------------------|--------------|----------------|------|
| ENET_PHY_REF_CLK_ROOT        | 125          | 125            | MHz  |
| NAND_CLK_ROOT                | 500          | 500            | MHz  |
| QSPI_CLK_ROOT                | 400          | 400            | MHz  |
| USDHC1_CLK_ROOT              | 400          | 400            | MHz  |
| USDHC2_CLK_ROOT              | 400          | 400            | MHz  |
| I2C1_CLK_ROOT                | 66           | 66             | MHz  |
| I2C2_CLK_ROOT                | 66           | 66             | MHz  |
| I2C3_CLK_ROOT                | 66           | 66             | MHz  |
| I2C4_CLK_ROOT                | 66           | 66             | MHz  |
| UART1_CLK_ROOT               | 80           | 80             | MHz  |
| UART2_CLK_ROOT               | 80           | 80             | MHz  |
| UART3_CLK_ROOT               | 80           | 80             | MHz  |
| UART4_CLK_ROOT               | 80           | 80             | MHz  |
| ECSPI1_CLK_ROOT              | 80           | 80             | MHz  |
| ECSPI2_CLK_ROOT              | 80           | 80             | MHz  |
| PWM1_CLK_ROOT                | 66           | 66             | MHz  |
| PWM2_CLK_ROOT                | 66           | 66             | MHz  |
| PWM3_CLK_ROOT                | 66           | 66             | MHz  |
| PWM4_CLK_ROOT                | 66           | 66             | MHz  |
| GPT1_CLK_ROOT                | 100          | 100            | MHz  |
| GPT2_CLK_ROOT                | 100          | 100            | MHz  |
| GPT3_CLK_ROOT                | 100          | 100            | MHz  |
| GPT4_CLK_ROOT                | 100          | 100            | MHz  |
| GPT5_CLK_ROOT                | 100          | 100            | MHz  |
| GPT6_CLK_ROOT                | 100          | 100            | MHz  |
| TRACE_CLK_ROOT               | 133          | 133            | MHz  |
| WDOG_CLK_ROOT                | 66           | 66             | MHz  |
| IPP_DO_CLKO1                 | 200          | 200            | MHz  |
| IPP_DO_CLKO2                 | 200          | 200            | MHz  |
| HDMI_REF_266M_CLK_ROOT       | 266          | 266            | MHz  |
| USDHC3_CLK_ROOT              | 400          | 400            | MHz  |
| MEDIA_CAM1_PIX_CLK_ROOT      | 400          | 500            | MHz  |
| MEDIA_MIPI_PHY1_REF_CLK_ROOT | 300          | 300            | MHz  |

| Table 13. Maximum frequency of modules | (continued) (Sheet 3 of 4) |
|----------------------------------------|----------------------------|
|----------------------------------------|----------------------------|

| Clock root               | Nominal mode | Overdrive mode | Unit |  |
|--------------------------|--------------|----------------|------|--|
| MEDIA_DISP1_PIX_CLK_ROOT | 250          | 250            | MHz  |  |
| MEDIA_CAM2_PIX_CLK_ROOT  | 277          | 277            | MHz  |  |
| MEDIA_LDB_CLK_ROOT       | 595          | 595            | MHz  |  |
| MEDIA_MIPI_TST_BYTE_CLK  | 200          | 200            | MHz  |  |
| ECSPI3_CLK_ROOT          | 80           | 80             | MHz  |  |
| PDM_CLK_ROOT             | 200          | 200            | MHz  |  |
| VPU_VC8000E_CLK_ROOT     | 500          | 400            | MHz  |  |
| SAI7_CLK_ROOT            | 66           | 66             | MHz  |  |
| DDR4-3200                | 3200         | 3200           | MHz  |  |
| LPDDR4-4000              | 3200         | 4000           | MHz  |  |
| GIC_CLK_ROOT             | 400          | 500            | MHz  |  |
| MAIN_AXI_CLK_ROOT        | 400          | 400            | MHz  |  |

 Table 13. Maximum frequency of modules (continued) (Sheet 4 of 4)

## 3.1.6 External clock sources

Each i.MX 8M Plus processor has two external input system clocks: a low frequency (RTC\_XTALI) and a high frequency (XTALI).

The system clock input XTALI is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either an external oscillator or a crystal using internal oscillator amplifier.

Table 14 shows the interface frequency requirements.

 Table 14. External input clock frequency

| Parameter Description               | Symbol            | Min | Тур                 | Мах | Unit |
|-------------------------------------|-------------------|-----|---------------------|-----|------|
| RTC_XTALI Oscillator <sup>1,2</sup> | f <sub>ckil</sub> |     | 32.768 <sup>3</sup> |     | kHz  |
| XTALI Oscillator <sup>2,4</sup>     | f <sub>xtal</sub> |     | 24                  | _   | MHz  |

<sup>1</sup> External oscillator or a crystal with internal oscillator amplifier.

<sup>2</sup> The required frequency stability of this clock source is application dependent.

<sup>3</sup> Recommended nominal frequency 32.768 kHz.

<sup>4</sup> External oscillator or a fundamental frequency crystal appropriately coupled to the internal oscillator amplifier.

The typical values shown in Table 14 are required for use with NXP software to ensure precise time keeping and USB operation.

When connecting external input clock to OSC32K, following connections are recommended:

- 1.8 V square waveform to RTC\_XTALI
- RTC\_XTALO is connected to NVCC\_SNVS\_1P8 (1.8 V) through a 100 Kohm resistor.

i.MX 8M Plus has an integrated ring oscillator that allows the system to have an immediate clock. This clock automatically switches to OSC32K XTAL when available. Additionally, if the clock monitor determines that the OSC32K oscillation is not present, then the source of the 32 kHz clock will automatically switch to the internal ring oscillator of lesser frequency accuracy.

## CAUTION

The internal ring oscillator is not meant to be used in customer applications, due to gross frequency variation over wafer processing, temperature, and supply voltage. These variations will cause timing issues to many different circuits that use the internal ring oscillator for reference; and, if this timing is critical, application issues will occur. To prevent application issues, it is recommended to only use an external crystal or an accurate external clock. If this recommendation is not followed, NXP cannot guarantee full compliance of any circuit using this clock.

Table 15 shows the external input clock for OSC32K.

|           | Symbol          | Min                 | Тур    | Мах                 | Unit |
|-----------|-----------------|---------------------|--------|---------------------|------|
| Frequency | f               | _                   | 32.768 | _                   | kHz  |
| RTC_XTALI | V <sub>IH</sub> | 0.7 x NVCC_SNVS_1P8 | _      | NVCC_SNVS_1P8       | V    |
|           | V <sub>IL</sub> | 0                   | _      | 0.3 x NVCC_SNVS_1P8 | V    |
|           | IIH             | -12                 | _      | 12                  | μA   |
|           | ۱ <sub>IL</sub> | -12                 | _      | 12                  | μA   |

When connecting to 24 MHz clock, following connections are recommended:

- 1.8 V square waveform to XTALI\_24M
- XTALO\_24M is connected to VDD\_24M\_XTAL\_1P8 through a 400 ohm resistor.

Table 16 shows the external input clock for 24 MHz.

| z |
|---|
| 2 |

|           | Symbol          | Min                   | Тур | Мах                   | Unit |
|-----------|-----------------|-----------------------|-----|-----------------------|------|
| Frequency | f               | _                     | 24  | —                     | MHz  |
| XTALI_24M | V <sub>IH</sub> | 0.7 x V <sub>dd</sub> | _   | V <sub>dd</sub> + 0.3 | V    |
|           | V <sub>IL</sub> | -0.3                  | _   | 0.3 x V <sub>dd</sub> | V    |
|           | I <sub>IH</sub> | -12                   | _   | 12                    | μΑ   |
|           | ١ <sub>١L</sub> | -12                   | _   | 12                    | μΑ   |

## 3.1.6.1 On-chip OSC32K

This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements a low power oscillator.

| Parameter Description               | Min | Тур    | Мах | Unit |
|-------------------------------------|-----|--------|-----|------|
| Frequency                           | _   | 32.768 |     | kHz  |
| Cload <sup>1</sup>                  | —   | 12.5   | _   | pF   |
| Drive level <sup>2</sup>            | —   | —      | 1   | μW   |
| ESR <sup>3</sup>                    | —   | —      | 70K | —    |
| Rf (feedback resistor) <sup>4</sup> | 4.7 | —      | _   | MΩ   |
| Rs (series resistor) <sup>5</sup>   | 0   | —      | 1   | MΩ   |

#### Table 17. 32K crystal specifications

<sup>1</sup> CL is the load capacitance of the crystal that is recommended by the crystal vendors to obtain target clock frequency. CL is given by the following formula: CL = {CL1 x CL2 / (CL1 + CL2)} + PCB strays

<sup>2</sup> Actual working drive level is depend on real design. Please contact crystal vendor for selecting drive level of crystal.

<sup>3</sup> ESR is the equivalent series resistance of the crystal.

<sup>4</sup> Rf is the feedback resistor to bias the amplifier. A larger value of Rf is preferred at lower frequencies.

<sup>5</sup> Rs is the series resistor to limit amplifier gain and reduce power dissipation in the crystal.



Figure 4. Crystal model and external components

## 3.1.6.2 On-chip OSC24M

This block implements an amplifier that when combined with a suitable 24 MHz external quartz crystal and external load capacitors implements an oscillator. The oscillator is powered from VDD\_24M\_XTAL\_1P8.

| Parameter Description               | Min | Тур | Мах | Unit |
|-------------------------------------|-----|-----|-----|------|
| Frequency                           | —   | 24  | —   | MHz  |
| Cload <sup>1</sup>                  | _   | 12  | —   | pF   |
| Drive level <sup>2</sup>            | _   | —   | 100 | μW   |
| ESR <sup>3</sup>                    | _   | —   | 60  | —    |
| Rf (feedback resistor) <sup>4</sup> | 500 | —   | —   | KΩ   |
| Rs (series resistor) <sup>5</sup>   | 0   | —   | 500 | Ω    |

Table 18. 24M crystal specifications

<sup>1</sup> CL is the load capacitance of the crystal that is recommended by the crystal vendors to obtain target clock frequency. CL is given by the following formula: CL = {CL1 x CL2 / (CL1 + CL2)} + PCB strays

<sup>2</sup> Actual working drive level is depend on real design. Please contact crystal vendor for selecting drive level of crystal.

<sup>3</sup> ESR is the equivalent series resistance of the crystal.

<sup>4</sup> Rf is the feedback resistor to bias the amplifier. A larger value of Rf is preferred at lower frequencies.

<sup>5</sup> Rs is the series resistor to limit amplifier gain and reduce power dissipation in the crystal.

## 3.1.7 Estimated power supply maximum currents

Power consumption is highly dependent on the application. The table below represents the estimated maximum current on the power supply rails and should be used as a guideline for power supply selection. The data below is based on a combination of design simulation and characterization data based on typical datasheet voltages. Actual power consumption for typical use cases are lower than values presented on the table below.

| Power rail            | Max current | Unit |
|-----------------------|-------------|------|
| VDD_ARM               | 2200        | mA   |
| VDD_SOC               | 5000        | mA   |
| Misc_0P8 <sup>1</sup> | 330         | mA   |
| Misc_1P8 <sup>1</sup> | 300         | mA   |
| VDD_USB_3P3           | 56          | mA   |
| NVCC_SNVS_1P8         | 2           | mA   |
| DRAM_VREF             | 50          | μΑ   |

Table 19. Estimated power supply maximum currents (Sheet 1 of 2)

| Power rail                  | Max current                                                                   | Unit                      |
|-----------------------------|-------------------------------------------------------------------------------|---------------------------|
| NVCC_ <xxx> NVCC_DRAM</xxx> | C—Equivalent external o<br>V—IO voltage<br>(0.5 x F)—Data change<br>rate (F). | upplied by the power line |

 Table 19. Estimated power supply maximum currents (continued) (Sheet 2 of 2)

<sup>1</sup> See Table 20, "Group name"

| Misc_0P8 | VDD_ANA1_0P8<br>VDD_ARM_PLL_0P8<br>VDD_DRAM_0P8<br>VDD_HDMI_0P8<br>VDD_MIPI_0P8<br>VDD_PCI_0P8<br>VDD_PCI_0P8<br>VDD_SAI_PLL_0P8<br>VDD_USB_0P8                                                                                                               |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Misc_1P8 | VDD_24M_XTAL_1P8<br>VDD_ANA0_1P8<br>VDD_ANA1_1P8<br>VDD_ANA2_1P8<br>VDD_ARM_PLL_1P8<br>VDD_AVPLL_1P8<br>VDD_DRAM_PLL_1P8<br>VDD_DRAM_PLL_1P8<br>VDD_EARC_1P8<br>VDD_HDMI_1P8<br>VDD_LVDS_1P8<br>VDD_MIPI_1P8<br>VDD_PCI_1P8<br>VDD_SAI_PLL_1P8<br>VDD_USB_1P8 |

#### Table 20. Group name

## 3.1.8 Power modes

The i.MX 8M Plus supports the following power modes:

- RUN Mode: All external power rails are on, CPU is active and running; other internal modules can be on/off based on application.
- IDLE Mode: When there is no thread running and all high-speed devices are not active, the CPU can automatically enter this mode. The CPU can be in the power-gated state but with L2 data retained, DRAM and the bus clock are reduced. Most of the internal logic is clock gated but still remains powered. The M7 core can remain running. Compared with RUN mode, all the external power rails from the PMIC remain the same, and most of the modules still remain in their state.

- SUSPEND Mode: The most efficient power saving mode where all the clocks are off and all the unnecessary power supplies are off.
- SNVS Mode: This mode is also called RTC mode. Only the power for the SNVS domain remains on to keep RTC and SNVS logic alive.
- OFF Mode: All power rails are off.

| Mode    | Supply             | Typ. <sup>1</sup> | Unit |
|---------|--------------------|-------------------|------|
| SUSPEND | VDD_SOC            | 13.40             | mW   |
|         | NVCC_DRAM          | 2.20              |      |
|         | NVCC_SNVS_1P8      | 0.30              |      |
|         | PVCC               | 0.70              |      |
|         | NVCC               | 0.70              |      |
|         | VDD_ANA_0P8        | 1.90              |      |
|         | VDD_ANA_1P8        | 1.30              |      |
|         | Total <sup>2</sup> | 19.20             |      |
| SNVS    | VDD_SNVS_0P8       | 0.10              |      |
|         | NVCC_SNVS_1P8      | 0.20              | mW   |
|         | Total <sup>3</sup> | 0.30              |      |

### Table 21. Chip power in different LP mode

<sup>1</sup> All the power numbers defined in the table are based on typical silicon at 25°C. Use case dependent

<sup>2</sup> Sum of the listed supply rails.

<sup>3</sup> Sum of the listed supply rails.

Table 22 summarizes the external power supply states in all the power modes.

| Power rail                           | OFF | SNVS | SUSPEND | IDLE | RUN |
|--------------------------------------|-----|------|---------|------|-----|
| VDD_ARM                              | OFF | OFF  | OFF     | ON   | ON  |
| VDD_SOC                              | OFF | OFF  | ON      | ON   | ON  |
| Misc_1P8 <sup>1</sup>                | OFF | OFF  | ON      | ON   | ON  |
| Misc_0P8 <sup>1</sup>                | OFF | OFF  | ON      | ON   | ON  |
| VDD_DRAM_PLL_1P8<br>VDD_DRAM_PLL_0P8 | OFF | OFF  | ON      | ON   | ON  |
| NVCC_SNVS                            | OFF | ON   | ON      | ON   | ON  |
| NVCC_ <xxx></xxx>                    | OFF | OFF  | ON      | ON   | ON  |
| NVCC_DRAM                            | OFF | OFF  | ON      | ON   | ON  |
| DRAM_VREF                            | OFF | OFF  | OFF     | ON   | ON  |

#### Table 22. The power supply states

<sup>1</sup> See Table 20, "Group name"

## 3.2 Power supplies requirements and restrictions

The system design must comply with power-up sequence, power-down sequence, and steady state guidelines as described in this section to guarantee the reliable operation of the device. Any deviation from these sequences may result in the following situations:

- Excessive current during power-up phase
- Prevention of the device from booting
- Irreversible damage to the processor (worst-case scenario)

## 3.2.1 Power-up sequence

Figure 5 illustrates the power-up sequence of i.MX 8M Plus processor.



Figure 5. The power-up sequence

Table 23 represents the timing parameters of the power-up sequence.

|                   | Description                                                                                                                                                             | Min | Тур | Max | Unit |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| T1                | Delay from NVCC_SNVS_1P8 to stable 32K existed                                                                                                                          | 0   | 2   | _   | ms   |
| T4                | Delay from PMIC_ON_REQ assert to VDD_SOC and analog 0.8 V on                                                                                                            | 0   | 20  | _   | ms   |
| T7                | Delay from VDD_SOC and analog 0.8 V assert to VDD_ARM on                                                                                                                | 0   |     | _   | ms   |
| T8                | Delay from VDD_ARM assert to analog 1.8 V on                                                                                                                            | 1   | _   | —   | ms   |
| Т9                | Delay from analog 1.8 V assert to digital 1.8 V on                                                                                                                      | 0   | _   | —   | ms   |
| T10               | Delay from digital 1.8 V assert to NVCC_DRAM on                                                                                                                         | 1   | _   | —   | ms   |
| T11               | Delay from NVCC_DRAM assert to digital 2.5 V and 3.3 V on                                                                                                               | 0   | _   | —   | ms   |
| T13               | Delay from digital 2.5 V and 3.3 V assert to POR_B de-assert                                                                                                            | 0   | 20  | —   | ms   |
| t <sub>step</sub> | Typical delay from POK <sup>1</sup> of one supply to start of next supply                                                                                               |     | 2   | —   |      |
| t1                | Uncertain period before PMIC_ON_REQ assert during NVCC_SNVS_1P8 ramp up.                                                                                                |     |     |     |      |
|                   | For ramp up requirement, only VDD_ANA0_1P8 has 5 μs minimum requirement, others do not have such requirement.<br>During power-up, make sure NVCC_xxx - PVCCx_1P8 < 2 V. |     |     |     |      |

Table 23. Power-up sequence

<sup>1</sup> Power good at 85% of typical value

### 3.2.2 Power-down sequence

Figure 6 illustrates the power-down sequence of i.MX 8M Plus processor.

NVCC\_xxx (2.5 and 3.3 V) NVCC\_DRAM PVCCx\_1P8, NVCC\_xxx (1.8V) VDD\_ANAx\_1P8, VDD\_DRAM\_PLL\_1P8, VDD\_MIPI\_1P8 VDD\_24M\_XTAL\_1P8, VDD\_USB\_1P8, VCC\_PCI\_1P8 VDD\_ARM VDD\_SOC, VDD\_ANA\_0P8 VDD\_PCI\_0P8, VDD\_USB\_0P8 VDD\_MIPI\_0P8, VDD\_DRAM\_PLL\_0P8

Figure 6. The power-down sequence

## Table 24 represents the timing parameters of the power-down sequence.

Table 24. Power-down sequence

|    | Description                                              | Min | Тур | Max | Unit |
|----|----------------------------------------------------------|-----|-----|-----|------|
| T2 | Delay from digital 2.5 V and 3.3 V off to NVCC_DRAM off  | 0   | 8   | _   | ms   |
| Т3 | Delay from NVCC_DRAM off to digital 1.8 V off            | 0   | 8   | —   | ms   |
| T4 | Delay from digital 1.8 V off to analog 1.8 V off         | 0   | 8   | —   | ms   |
| T5 | Delay from analog 1.8 V off to VDD_ARM off               | 0   | 8   | _   | ms   |
| Т6 | Delay from VDD_ARM off to VDD_SOC off                    | 0   | 8   | _   | ms   |
|    | During power-down, make sure NVCC_xxx - PVCCx_1P8 < 2 V. |     |     |     |      |

## 3.3 PLL electrical characteristics

| PLL type   | Parameter          | Value                             |
|------------|--------------------|-----------------------------------|
| AUDIO_PLL1 | Clock output range | 650 MHz — 1.3 GHz                 |
|            | Reference clock    | 24 MHz                            |
|            | Lock time          | 50 μs                             |
|            | Jitter             | ±1% of output period, $\ge$ 50 ps |
| AUDIO_PLL2 | Clock output range | 650 MHz — 1.3 GHz                 |
|            | Reference clock    | 24 MHz                            |
|            | Lock time          | 50 μs                             |
|            | Jitter             | ±1% of output period, $\ge$ 50 ps |
| VIDEO_PLL1 | Clock output range | 650 MHz — 1190 MHz                |
|            | Reference clock    | 24 MHz                            |
|            | Lock time          | 50 μs                             |
| AV_PLL     | Clock output range | 552 MHz — 1368 MHz                |
|            | Reference clock    | 24 MHz                            |
|            | Lock time          | 70 μs                             |
| SAI_PLL    | Clock output range | 25 MHz — 100 MHz                  |
|            | Reference clock    | 24 MHz                            |
|            | Lock time          | 50 μs                             |
| HSIO_PLL   | Clock output range | 100 MHz                           |
|            | Reference clock    | 24 MHz                            |
|            | Lock time          | 20 μs                             |

### Table 25. PLL electrical parameters
| PLL type  | Parameter          | Value              |
|-----------|--------------------|--------------------|
| SYS_PLL1  | Clock output range | 800 MHz            |
|           | Reference clock    | 24 MHz             |
|           | Lock time          | 70 μs              |
| SYS_PLL2  | Clock output range | 1 GHz              |
|           | Reference clock    | 24 MHz             |
|           | Lock time          | 70 μs              |
| SYS_PLL3  | Clock output range | 600 MHz — 1 GHz    |
|           | Reference clock    | 24 MHz             |
|           | Lock time          | 70 μs              |
| ARM_PLL   | Clock output range | 800 MHz —1800 MHz  |
|           | Reference clock    | 24 MHz             |
|           | Lock time          | 70 μs              |
| DRAM_PLL1 | Clock output range | 400 MHz — 1067 MHz |
|           | Reference clock    | 24 MHz             |
|           | Lock time          | 50 μs              |
| GPU_PLL   | Clock output range | 800 MHz —1000 MHz  |
|           | Reference clock    | 24 MHz             |
|           | Lock time          | 70 μs              |
| VPU_PLL   | Clock output range | 400 MHz — 800 MHz  |
|           | Reference clock    | 24 MHz             |
|           | Lock time          | 70 μs              |

#### Table 25. PLL electrical parameters (continued)

# 3.4 I/O DC parameters

This section includes the DC parameters of the following I/O types:

- General Purpose I/O (GPIO)
- Double Data Rate I/O (DDR) for LPDDR4 and DDR4 modes
- LVDS I/O

# 3.4.1 General purpose I/O (GPIO) DC parameters

Table 26 shows DC parameters for GPIO pads. The parameters in Table 26 are guaranteed per the operating ranges in Table 12, unless otherwise noted.

| Parameter                 | Symbol                  | Test Conditions                                       | Min                   | Тур | Мах                   | Unit |
|---------------------------|-------------------------|-------------------------------------------------------|-----------------------|-----|-----------------------|------|
| High-level output voltage | V <sub>OH (1.8 V)</sub> | $I_{OH} = 1.6/3.2/6.4/9.6 \text{ mA} (1.8 \text{ V})$ | 0.8 x V <sub>DD</sub> | _   | V <sub>DD</sub>       | V    |
|                           | V <sub>OH (3.3 V)</sub> | I <sub>OH</sub> = 2/4/8/12 mA (3.3 V)                 | 0.8 x V <sub>DD</sub> | _   | V <sub>DD</sub>       | V    |
| Low-level output voltage  | V <sub>OL (1.8 V)</sub> | $I_{OL} = 1.6/3.2/6.4/9.6 \text{ mA} (1.8 \text{ V})$ | 0                     | _   | 0.2 x V <sub>DD</sub> | V    |
|                           | V <sub>OL (3.3 V)</sub> | I <sub>OL</sub> = 2/4/8/12 mA (3.3 V)                 | 0                     | _   | 0.2 x V <sub>DD</sub> | V    |
| High-level input voltage  | V <sub>IH</sub>         | _                                                     | 0.7 x V <sub>DD</sub> | _   | V <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage   | V <sub>IL</sub>         | —                                                     | -0.3                  | _   | 0.3 x V <sub>DD</sub> | V    |
| Pull-up resistor          | —                       | V <sub>DD</sub> = 1.65 - 1.95V                        | 12                    | 22  | 49                    | KΩ   |
| Pull-down resistor        | —                       | Temp = 0 - 95 °C                                      | 13                    | 23  | 48                    | KΩ   |
| Pull-up resistor          | —                       | V <sub>DD</sub> = 3.0 - 3.6V                          | 18                    | 37  | 72                    | KΩ   |
| Pull-down resistor        | —                       | Temp = 0 - 95 °C                                      | 24                    | 43  | 87                    | KΩ   |
| High level input current  | IIH                     | _                                                     | -4                    | _   | 4                     | μA   |
| Low level input current   | IIL                     | _                                                     | -0.7                  |     | 0.7                   | μΑ   |

#### Table 26. GPIO DC parameters

#### Table 27. Additional leakage parameters

| Parameter                | Parameter Symbol |                        | Min  | Мах | Unit |  |
|--------------------------|------------------|------------------------|------|-----|------|--|
|                          |                  | USBx_Dx                | -30  | 30  |      |  |
| High level input current | ШН               | MIPI_CSI               | -4   | 4   | μA   |  |
|                          |                  | ONOFF, POR_B           | -1   | 1   | μΛ   |  |
|                          |                  | USBx_Dx                | -6   | 6   |      |  |
| Low level input current  | IIL              | MIPI_CSI, ONOFF, POR_B | -0.7 | 0.7 | μΑ   |  |

# 3.4.2 DDR I/O DC electrical characteristics

The DDR I/O pads support LPDDR 4 and DDR4 operational modes. The DDR Memory Controller (DDRMC) is compliant with JEDEC-compliant SDRAMs.

DDRMC operation is contingent upon the board's DDR design adherence to the DDR design and layout requirements stated in the hardware development guide for the i.MX 8M Plus application processor.

# 3.4.3 LVDS I/O DC parameters

The LVDS interface complies with TIA/EIA 644-A standard. See TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits" for details.

Table 28 shows the Low Voltage Differential Signaling (LVDS) I/O DC parameters.

| Table 28 | . LVDS | I/O DC | Characteristics |
|----------|--------|--------|-----------------|
|----------|--------|--------|-----------------|

| Parameter                   | Symbol          | Test Conditions                             | Min   | Мах   | Unit |
|-----------------------------|-----------------|---------------------------------------------|-------|-------|------|
| Output Differential Voltage | V <sub>OD</sub> | Rload = 100 $\Omega$ between padP and pad N | 250   | 450   | mV   |
| Output High Voltage         | V <sub>OH</sub> | I <sub>OH</sub> = 0 mA                      | 1.25  | 1.6   | V    |
| Output Low Voltage          | V <sub>OL</sub> | I <sub>OL</sub> = 0 mA                      | 0.9   | 1.25  | V    |
| Offset Voltage              | V <sub>OS</sub> | _                                           | 1.125 | 1.375 | V    |

# 3.5 I/O AC parameters

This section includes the AC parameters of the following I/O types:

- General Purpose I/O (GPIO)
- Double Data Rate I/O (DDR) for LPDDR4 and DDR4 modes
- LVDS I/O

The GPIO and DDR I/O load circuit and output transition time waveforms are shown in Figure 7 and Figure 8.



CL includes package, probe and fixture capacitance

#### Figure 7. Load circuit for output





### 3.5.1 General purpose I/O AC parameters

This section presents the I/O AC parameters for GPIO in different modes. Note that the fast or slow I/O behavior is determined by the appropriate control bits in the IOMUXC control registers.

| Maximum frequency (MHz) |                         |  |  |  |  |
|-------------------------|-------------------------|--|--|--|--|
| VDD = 1.8 V, CL = 50 pF | VDD = 3.3 V, CL = 50 pF |  |  |  |  |
| 450                     | 440                     |  |  |  |  |

|           | Devenueto | _            | Maximum Frequency (MHz) |            |            |             |  |  |
|-----------|-----------|--------------|-------------------------|------------|------------|-------------|--|--|
| Parameter |           |              | VDD :                   | = 1.8 V    | VDD =      | VDD = 3.3 V |  |  |
| dse[2:0]  | sre[1:0]  | Driver type  | CL = 10 pF              | CL = 20 pF | CL = 10 pF | CL = 20 pF  |  |  |
| 00X       | 0X        | 1x Slow Slew | 150                     | 80         | 120        | 65          |  |  |
| 00X       | 1X        | 1x Fast Slew | 150                     | 80         | 120        | 65          |  |  |
| 10X       | 0X        | 2x Slow Slew | 160                     | 90         | 150        | 80          |  |  |
| 10X       | 1X        | 2x Fast Slew | 160                     | 90         | 150        | 80          |  |  |
| 01X       | 0X        | 4x Slow Slew | 200                     | 100        | 180        | 90          |  |  |
| 01X       | 1X        | 4x Fast Slew | 200                     | 100        | 180        | 90          |  |  |
| 11X       | 0X        | 6x Slow Slew | 250                     | 130        | 200        | 100         |  |  |
| 11X       | 1X        | 6x Fast Slew | 250                     | 130        | 200        | 100         |  |  |

Table 30. Maximum frequency of operation for output

# 3.5.2 DDR I/O AC electrical characteristics

The DDR I/O pads support LPDDR 4 and DDR4 operational modes. The DDR Memory Controller (DDRMC) is compliant with JEDEC-compliant SDRAMs.

DDRMC operation is contingent upon the board's DDR design adherence to the DDR design and layout requirements stated in the hardware development guide for the i.MX 8M Plus application processor.

# 3.5.3 LVDS I/O AC Parameters

The differential output transition time waveform is shown in Figure 9.



#### Figure 9. Output transition time waveform

Table 31 shows the AC parameters for (LVDS) I/O.

Table 31. LVDS I/O AC parameters

| Parameter                                | Symbol           | Test Conditions      | Min | Тур | Мах  | Unit |
|------------------------------------------|------------------|----------------------|-----|-----|------|------|
| Differential pulse skew <sup>1</sup>     | t <sub>SKD</sub> | Rload = $100 \Omega$ |     | _   | 0.25 | ns   |
| Transition Low to High time <sup>2</sup> | t <sub>TLH</sub> | Cload = 2 pF         |     |     | 0.5  |      |
| Transition High to Low time              | t <sub>THL</sub> |                      |     |     | 0.5  |      |
| Operating frequency                      | f                |                      |     | 600 | 800  | MHz  |
| Offset voltage imbalance                 | V <sub>os</sub>  |                      |     |     | 150  | mV   |

t<sub>SKD</sub> = | t<sub>PHLD</sub> - t<sub>PLHD</sub> |, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.

<sup>2</sup> Measurement levels are 20–80% from output voltage.

# 3.6 Output buffer impedance parameters

This section defines the I/O impedance parameters of the i.MX 8M Plus family of processors for the following I/O types:

- Differential I/O (CCM\_CLK1)
- Double Data Rate I/O (DDR) for LPDDR4 and DDR4 modes

#### NOTE

DDR I/O output driver impedance is measured with "long" transmission line of impedance Ztl attached to I/O pad and incident wave launched into transmission line. Rpu/Rpd and Ztl form a voltage divider that defines specific voltage of incident wave relative to OVDD. Output driver impedance is calculated from this voltage divider (see Figure 10).





# 3.6.1 Differential I/O output buffer impedance

The Differential CCM interface is designed to be compatible with TIA/EIA 644-A standard. See, TIA/EIA STANDARD 644-A, *Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits* (2001) for details.

# 3.6.2 DDR I/O output buffer impedance

Table 32 shows DDR I/O output buffer impedance of i.MX 8M Plus family of processors.

|                                               |        | To at O an dition a DOC                 | Тур                         | pical                         |      |      |
|-----------------------------------------------|--------|-----------------------------------------|-----------------------------|-------------------------------|------|------|
| Parameter                                     | Symbol | Test Conditions DSE<br>(Drive Strength) | NVCC_DRAM = 1.2<br>V (DDR4) | NVCC_DRAM = 1.1<br>V (LPDDR4) | Note | Unit |
| Output Driver<br>Impedance <sup>1, 2, 3</sup> | Rdrv   | 000000                                  | Hi-Z                        | Hi-Z                          |      |      |
| Impedance <sup>1, 2, 3</sup>                  |        | 000001                                  | 480                         | 480                           |      |      |
|                                               |        | 000010                                  | 240                         | 240                           |      |      |
|                                               |        | 000011                                  | 160                         | 160                           | _    |      |
|                                               |        | 001000                                  | 120                         | 120                           | _    |      |
|                                               |        | 001001                                  | 96                          | 96                            | _    |      |
|                                               |        | 001010                                  | 80                          | 80                            |      |      |
|                                               |        | 001011                                  | 68                          | 68                            |      |      |
|                                               |        | 011000                                  | 60                          | 60                            | 4    |      |
|                                               |        | 011001                                  | 53                          | 53                            | 4    | Ω    |
|                                               |        | 011010                                  | 48                          | 48                            | _    |      |
|                                               |        | 011011                                  | 43                          | 43                            | _    |      |
|                                               |        | 111000                                  | 40                          | 40                            | 4    |      |
|                                               |        | 111001                                  | 36                          | 36                            | _    |      |
|                                               |        | 111010                                  | 34                          | 34                            | 4    |      |
|                                               |        | 111011                                  | 32                          | 32                            |      |      |
|                                               |        | 111110                                  | 30                          | 30                            |      |      |
|                                               |        | 111111                                  | 28                          | 28                            | 4    |      |

Table 32. DDR I/O output buffer impedance

<sup>1</sup> Output driver impedance is controlled across PVTs using ZQ calibration procedure.

 $^2~$  Calibration is done against 240  $\Omega~$  external reference resistor.

<sup>3</sup> Output driver impedance deviation (calibration accuracy) is ±5% (max/min impedance) across PVTs.

<sup>4</sup> Output driver impedance values are included in the IBIS model.

# 3.7 System modules timing

This section contains the timing and electrical parameters for the modules in each i.MX 8M Plus processor.

# 3.7.1 Reset timings parameters

Figure 11 shows the reset timing and Table 33 lists the timing parameters.



Figure 11. Reset timing diagram

#### Table 33. Reset timing parameters

| ID  | Parameter                                                                                               |   | Max | Unit            |
|-----|---------------------------------------------------------------------------------------------------------|---|-----|-----------------|
| CC1 | Duration of POR_B to be qualified as valid.<br><b>Note:</b> POR_B rise/fall times must be 5 ns or less. | 1 | _   | RTC_XTALI cycle |

# 3.7.2 WDOG Reset timing parameters

Figure 12 shows the WDOG reset timing and Table 34 lists the timing parameters.



Figure 12. WDOGx\_B timing diagram

#### Table 34. WDOGx\_B timing parameters

| ID  | Parameter                     | Min | Мах | Unit            |
|-----|-------------------------------|-----|-----|-----------------|
| CC3 | Duration of WDOG1_B Assertion |     |     | RTC_XTALI cycle |

### NOTE

RTC\_XTALI is approximately 32 kHz. RTC\_XTALI cycle is one period or approximately 30  $\mu s.$ 

### NOTE

WDOG*x*\_B output signals (for each one of the Watchdog modules) do not have dedicated pins, but are muxed out through the IOMUX. See the IOMUXC chapter of the *i.MX 8M Plus Applications Processor Reference Manual* (IMX8MPRM) for detailed information.

# 3.7.3 DDR SDRAM–specific parameters (LPDDR4 and DDR4)

The i.MX 8M Plus Family of processors have been designed and tested to work with JEDEC JESD209-4A–compliant LPDDR4 memory and JESD79-4A compliant DDR4 memory. Timing diagrams

and tolerances required to work with these memories are specified in the respective documents and are not reprinted here.

Meeting the necessary timing requirements for a DDR memory system is highly dependent on the components chosen and the design layout of the system as a whole. NXP cannot cover in this document all the requirements needed to achieve a design that meets full system performance over temperature, voltage, and part variation; PCB trace routing, PCB dielectric material, number of routing layers used, placement of bulk/decoupling capacitors on critical power rails, VIA placement, GND and Supply planes layout, and DDR controller/PHY register settings all are factors affecting the performance of the memory system. Consult the hardware user guide for this device and NXP validated design layouts for information on how to properly design a PCB for best DDR performance. NXP strongly recommends duplicating an NXP validated design as much as possible in the design of critical power rails, placement of bulk/decoupling capacitors and DDR trace routing between the processor and the selected DDR memory. All supporting material is readily available on the device web page on

https://www.nxp.com/products/processors-and-microcontrollers/applications-processors/i.mx-applications-processors/i.mx-8-processors:IMX8-SERIES.

Processors that demonstrate full DDR performance on NXP validated designs, but do not function on customer designs, are not considered marginal parts. A report detailing how the returned part behaved on an NXP validated system will be provided to the customer as closure to a customer's reported DDR issue. Customers bear the responsibility of properly designing the Printed Circuit Board, correctly simulating and modeling the designed DDR system, and validating the system under all expected operating conditions (temperatures, voltages) prior to releasing their product to market.

| Parameter               | LPDDR4    | DDR4      |
|-------------------------|-----------|-----------|
| Number of Controllers   | 1         | 1         |
| Number of Channels      | 2         | N/A       |
| Number of Chip Selects  | 2         | 1         |
| Bus Width               | 32 bit    | 32 bit    |
| Maximum Clock Frequency | 4000 MT/s | 3200 MT/s |

Table 35. i.MX 8M Plus DRAM controller supported SDRAM configurations

# 3.7.3.1 Clock/data/command/address pin allocations

These processors uses generic names for clock, data, and command address bus (DCF—DRAM controller functions); see Table 79 for details about mapping of clock, data, and command address signals of LPDDR4 and DDR4 modes.

# 3.8 External peripheral interface parameters

The following subsections provide information on external peripheral interfaces.

# 3.8.1 ECSPI timing parameters

This section describes the timing parameters of the ECSPI blocks. The ECSPI have separate timing parameters for master and slave modes.

### 3.8.1.1 ECSPI Master mode timing

Figure 13 depicts the timing of ECSPI in master mode. Table 36 lists the ECSPI master mode timing characteristics.



Figure 13. ECSPI Master mode timing diagram

| Table 36. ECSPI Master mode timing parameters | Table | 36. | <b>ECSPI</b> | Master | mode | timing | parameters |
|-----------------------------------------------|-------|-----|--------------|--------|------|--------|------------|
|-----------------------------------------------|-------|-----|--------------|--------|------|--------|------------|

| ID   | Parameter                                                               | Symbol                 | Min                         | Max | Unit |
|------|-------------------------------------------------------------------------|------------------------|-----------------------------|-----|------|
| CS1  | ECSPIx_SCLK Cycle Time–Read<br>ECSPIx_SCLK Cycle Time–Write             | t <sub>clk</sub>       | See Table 37                | -   | ns   |
| CS2  | ECSPIx_SCLK High or Low Time–Read<br>ECSPIx_SCLK High or Low Time–Write | t <sub>SW</sub>        | t <sub>SW</sub> 21.5<br>7   |     |      |
| CS3  | ECSPIx_SCLK Rise or Fall <sup>1</sup>                                   | t <sub>RISE/FALL</sub> | _                           | —   | ns   |
| CS4  | ECSPIx_SS_B pulse width                                                 | t <sub>CSLH</sub>      | Half ECSPIx_SCLK period     | —   | ns   |
| CS5  | ECSPIx_SS_B Lead Time (CS setup time)                                   | t <sub>SCS</sub>       | Half ECSPIx_SCLK period - 4 | —   | ns   |
| CS6  | ECSPIx_SS_B Lag Time (CS hold time)                                     | t <sub>HCS</sub>       | Half ECSPIx_SCLK period - 2 | —   | ns   |
| CS7  | ECSPIx_MOSI Propagation Delay (C <sub>LOAD</sub> = 20 pF)               | t <sub>PDmosi</sub>    | -1                          | 1   | ns   |
| CS8  | ECSPIx_MISO Setup Time                                                  | t <sub>Smiso</sub>     | 1.23                        | _   | ns   |
| CS9  | ECSPIx_MISO Hold Time                                                   | t <sub>Hmiso</sub>     | 3.09                        | _   | ns   |
| CS10 | RDY to ECSPIx_SS_B Time <sup>2</sup>                                    | t <sub>SDRY</sub>      | 5                           | _   | ns   |

<sup>1</sup> See specific I/O AC parameters Section 3.5, I/O AC parameters.

<sup>2</sup> SPI\_RDY is sampled internally by ipg\_clk and is asynchronous to all other CSPI signals.

Table 37 lists the ECSPI Read and Write frequency.

| Instance | Mux mode               | Master Read<br>frequency | Master Write<br>frequency | Unit |
|----------|------------------------|--------------------------|---------------------------|------|
| ECSPI1   | Mux behind I2C1/I2C2   | 25                       | 50                        | MHz  |
|          | Mux behind ECSPI1      | 30                       | 60                        | MHz  |
| 500510   | Mux behind SD2         | 30                       | 60                        | MHz  |
| ECSPI2   | Mux behind ECSPI2      | 25                       | 50                        | MHz  |
|          | Mux behind I2C3/I2C4   | 20                       | 40                        | MHz  |
| ECSPI3   | Mux behind UART1/UART2 | 25                       | 50                        | MHz  |

Table 37. ECSPI Master Read and Write frequency

### 3.8.1.2 ECSPI Slave mode timing

Figure 14 depicts the timing of ECSPI in Slave mode. Table 38 lists the ECSPI Slave mode timing characteristics.



Figure 14. ECSPI Slave mode timing diagram

| ID  | Parameter                                                               | Symbol             | Min                     | Max | Unit |
|-----|-------------------------------------------------------------------------|--------------------|-------------------------|-----|------|
| CS1 | ECSPIx_SCLK Cycle Time–Read<br>ECSPI_SCLK Cycle Time–Write              | t <sub>clk</sub>   | 15<br>43                | -   | ns   |
| CS2 | ECSPIx_SCLK High or Low Time–Read<br>ECSPIx_SCLK High or Low Time–Write | t <sub>SW</sub>    | 7<br>21.5               | -   | ns   |
| CS4 | ECSPIx_SS_B pulse width                                                 | t <sub>CSLH</sub>  | Half ECSPIx_SCLK period | _   | ns   |
| CS5 | ECSPIx_SS_B Lead Time (CS setup time)                                   | t <sub>SCS</sub>   | 5                       | _   | ns   |
| CS6 | ECSPIx_SS_B Lag Time (CS hold time)                                     | t <sub>HCS</sub>   | 5                       | _   | ns   |
| CS7 | ECSPIx_MOSI Setup Time                                                  | t <sub>Smosi</sub> | 4                       | _   | ns   |

| ID  | Parameter                                                 | Symbol              | Min | Мах | Unit |
|-----|-----------------------------------------------------------|---------------------|-----|-----|------|
| CS8 | ECSPIx_MOSI Hold Time                                     | t <sub>Hmosi</sub>  | 4   |     | ns   |
| CS9 | ECSPIx_MISO Propagation Delay (C <sub>LOAD</sub> = 20 pF) | t <sub>PDmiso</sub> | 4   | 19  | ns   |

 Table 38. ECSPI Slave mode timing parameters (continued) (Sheet 2 of 2)

# 3.8.2 Ultra-high-speed SD/SDIO/MMC host interface (uSDHC) AC timing

This section describes the electrical information of the uSDHC, which includes SD/eMMC5.1 (single data rate) timing, eMMC5.1/SD3.0 (dual data rate) timing and SDR50/SDR104 AC timing.

### 3.8.2.1 SD3.0/eMMC5.1 (single data rate) AC timing

Figure 15 depicts the timing of SD3.0/eMMC5.1, and Table 39 lists the SD3.0/eMMC5.1 timing characteristics.



Figure 15. SD3.0/eMMC5.1 (SDR) timing

| Table 39. SD3.0/eMMC5.1 (SDR | ) interface timing specification |
|------------------------------|----------------------------------|
|------------------------------|----------------------------------|

| ID  | Parameter                                       | Symbols                      | Min | Max   | Unit |  |  |  |  |
|-----|-------------------------------------------------|------------------------------|-----|-------|------|--|--|--|--|
|     | Card Input Clock                                |                              |     |       |      |  |  |  |  |
| SD1 | Clock Frequency (Low Speed)                     | f <sub>PP</sub> <sup>1</sup> | 0   | 400   | kHz  |  |  |  |  |
|     | Clock Frequency (SD/SDIO Full Speed/High Speed) | f <sub>PP</sub> <sup>2</sup> | 0   | 25/50 | MHz  |  |  |  |  |
|     | Clock Frequency (MMC Full Speed/High Speed)     | f <sub>PP</sub> <sup>3</sup> | 0   | 20/52 | MHz  |  |  |  |  |
|     | Clock Frequency (Identification Mode)           | f <sub>OD</sub>              | 100 | 400   | kHz  |  |  |  |  |
| SD2 | Clock Low Time                                  | t <sub>WL</sub>              | 7   | _     | ns   |  |  |  |  |
| SD3 | Clock High Time                                 | t <sub>WH</sub>              | 7   |       | ns   |  |  |  |  |

| ID                                                            | Parameter                          | Symbols          | Min | Мах | Unit |  |  |
|---------------------------------------------------------------|------------------------------------|------------------|-----|-----|------|--|--|
| SD4                                                           | Clock Rise Time                    | +                |     | 3   | nc   |  |  |
| 304                                                           |                                    | t <sub>TLH</sub> |     | 5   | ns   |  |  |
| SD5                                                           | Clock Fall Time                    | t <sub>THL</sub> | —   | 3   | ns   |  |  |
| uSDHC Output/Card Inputs SD_CMD, SDx_DATAx (Reference to CLK) |                                    |                  |     |     |      |  |  |
| SD6                                                           | uSDHC Output Delay                 | t <sub>OD</sub>  | 6.6 | 3.6 | ns   |  |  |
| uSDHC Input/Card Outputs SD_CMD, SDx_DATAx (Reference to CLK) |                                    |                  |     |     |      |  |  |
| SD7                                                           | uSDHC Input Setup Time             | t <sub>ISU</sub> | 2.5 | _   | ns   |  |  |
| SD8                                                           | uSDHC Input Hold Time <sup>4</sup> | t <sub>IH</sub>  | 1.5 | _   | ns   |  |  |
|                                                               |                                    | 6 0 7            |     |     |      |  |  |

Table 39. SD3.0/eMMC5.1 (SDR) interface timing specification (continued)

<sup>1</sup> In Low-Speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V.

 $^2$  In Normal (Full) -Speed mode for SD/SDIO card, clock frequency can be any value between 0 – 25 MHz. In High-speed mode, clock frequency can be any value between 0 – 50 MHz.

 $^3$  In Normal (Full) -Speed mode for MMC card, clock frequency can be any value between 0 - 20 MHz. In High-speed mode, clock frequency can be any value between 0 - 52 MHz.

<sup>4</sup> To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns.

### 3.8.2.2 eMMC5.1/SD3.0 (dual data rate) AC timing

Figure 16 depicts the timing of eMMC5.1/SD3.0 (DDR). Table 40 lists the eMMC5.1/SD3.0 (DDR) timing characteristics. Be aware that only DATA is sampled on both edges of the clock (not applicable to CMD).



Figure 16. eMMC5.1/SD3.0 (DDR) timing

| ID               | Parameter                     | Symbols         | Min | Max | Unit |  |  |
|------------------|-------------------------------|-----------------|-----|-----|------|--|--|
| Card Input Clock |                               |                 |     |     |      |  |  |
| SD1              | Clock Frequency (eMMC5.1 DDR) | f <sub>PP</sub> | 0   | 52  | MHz  |  |  |
| SD1              | Clock Frequency (SD3.0 DDR)   | f <sub>PP</sub> | 0   | 50  | MHz  |  |  |

| ID                                                              | Parameter              | Symbols          | Min | Мах | Unit |  |  |
|-----------------------------------------------------------------|------------------------|------------------|-----|-----|------|--|--|
| uSDHC Output / Card Inputs SD_CMD, SDx_DATAx (Reference to CLK) |                        |                  |     |     |      |  |  |
| SD2                                                             | uSDHC Output Delay     | t <sub>OD</sub>  | 2.7 | 6.9 | ns   |  |  |
| uSDHC Input / Card Outputs SD_CMD, SDx_DATAx (Reference to CLK) |                        |                  |     |     |      |  |  |
| SD3                                                             | uSDHC Input Setup Time | t <sub>ISU</sub> | 2.4 | _   | ns   |  |  |
| SD4                                                             | uSDHC Input Hold Time  | t <sub>IH</sub>  | 1.3 | _   | ns   |  |  |

Table 40. eMMC5.1/SD3.0 (DDR) interface timing specification (continued)

### 3.8.2.3 HS400 DDR AC timing

Figure 17 depicts the timing of HS400 mode, and Table 41 lists the HS400 timing characteristics. Be aware that only data is sampled on both edges of the clock (not applicable to CMD). The CMD input/output timing for HS400 mode is the same as CMD input/output timing for SDR104 mode. Check SD5, SD6, and SD7 parameters in Table 43 SDR50/SDR104 Interface Timing Specification for CMD input/output timing for HS400 mode.



#### Figure 17. HS400 timing

#### Table 41. HS400 interface timing specification

| ID                                              | Parameter       | Symbols         | Min                     | Мах                     | Unit |  |  |
|-------------------------------------------------|-----------------|-----------------|-------------------------|-------------------------|------|--|--|
| Card Input Clock                                |                 |                 |                         |                         |      |  |  |
| SD1                                             | Clock frequency | f <sub>PP</sub> | 0                       | 200                     | MHz  |  |  |
| SD2                                             | Clock low time  | t <sub>CL</sub> | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |
| SD3                                             | Clock high time | t <sub>CH</sub> | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |
| uSDHC Output/Card Inputs DAT (Reference to SCK) |                 |                 |                         |                         |      |  |  |

| ID                                                 | Parameter                            | Symbols             | Min  | Мах  | Unit |  |
|----------------------------------------------------|--------------------------------------|---------------------|------|------|------|--|
| SD4                                                | Output skew from data of edge of SCK | t <sub>OSkew1</sub> | 0.45 | _    | ns   |  |
| SD5                                                | Output skew from edge of SCk to data | t <sub>OSkew2</sub> | 0.45 |      | ns   |  |
| uSDHC Input/Card Outputs DAT (Reference to Strobe) |                                      |                     |      |      |      |  |
| SD6                                                | uSDHC input skew                     | t <sub>RQ</sub>     | —    | 0.45 | ns   |  |
| SD7                                                | uSDHC hold skew                      | t <sub>RQH</sub>    | —    | 0.45 | ns   |  |

Table 41. HS400 interface timing specification (continued)

### 3.8.2.4 HS200 Mode AC timing

Figure 18 depicts the timing of HS200 mode, and Table 42 lists the HS200 timing characteristics.



Figure 18. HS200 timing

Table 42. HS200 interface timing specification

| Parameter                                                                           | Symbols                                                                                                                                                                       | Min                                                                                                                                                                                                                                                                                                                             | Мах                                                                                                                                                                                                                                                                                                                                                                                           | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Card Input Clock                                                                    |                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Clock Frequency Period                                                              | t <sub>CLK</sub>                                                                                                                                                              | 5.0                                                                                                                                                                                                                                                                                                                             | —                                                                                                                                                                                                                                                                                                                                                                                             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Clock Low Time                                                                      | t <sub>CL</sub>                                                                                                                                                               | 0.3 x t <sub>CLK</sub>                                                                                                                                                                                                                                                                                                          | 0.7 x t <sub>CLK</sub>                                                                                                                                                                                                                                                                                                                                                                        | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Clock High Time                                                                     | t <sub>CH</sub>                                                                                                                                                               | 0.3 x t <sub>CLK</sub>                                                                                                                                                                                                                                                                                                          | 0.7 x t <sub>CLK</sub>                                                                                                                                                                                                                                                                                                                                                                        | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| uSDHC Output/Card Inputs SD_CMD, SDx_DATAx in HS200 (Reference to CLK)              |                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| uSDHC Output Delay                                                                  | t <sub>OD</sub>                                                                                                                                                               | -1.6                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in HS200 (Reference to CLK) <sup>1</sup> |                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| uSDHC Output Data Window                                                            | t <sub>ODW</sub>                                                                                                                                                              | 0.5 x t <sub>CLK</sub>                                                                                                                                                                                                                                                                                                          | —                                                                                                                                                                                                                                                                                                                                                                                             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                                                                                     | Card Input Clock Clock Frequency Period Clock Low Time Clock High Time uSDHC Output/Card Inputs SD_CMD, SDx_DAT/ uSDHC Output Delay uSDHC Input/Card Outputs SD_CMD, SDx_DATA | Card Input Clock         Clock Frequency Period       t <sub>CLK</sub> Clock Low Time       t <sub>CL</sub> Clock High Time       t <sub>CH</sub> USDHC Output/Card Inputs SD_CMD, SDx_DATAx in HS200 (Regular to Delay)       t <sub>OD</sub> uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in HS200 (Regular to Delay)       toD | Card Input Clock         Clock Frequency Period       t <sub>CLK</sub> 5.0         Clock Low Time       t <sub>CL</sub> 0.3 x t <sub>CLK</sub> Clock High Time       t <sub>CH</sub> 0.3 x t <sub>CLK</sub> USDHC Output/Card Inputs SD_CMD, SDx_DATAx in HS200 (Reference to Output Delay         uSDHC Output/Card Outputs SD_CMD, SDx_DATAx in HS200 (Reference to Output Delay       -1.6 | Card Input Clock         Clock Frequency Period       t <sub>CLK</sub> 5.0       —         Clock Low Time       t <sub>CL</sub> 0.3 x t <sub>CLK</sub> 0.7 x t <sub>CLK</sub> Clock High Time       t <sub>CH</sub> 0.3 x t <sub>CLK</sub> 0.7 x t <sub>CLK</sub> USDHC Output/Card Inputs SD_CMD, SDx_DATAx in HS200 (Reference to CLK)         uSDHC Output Delay       t <sub>OD</sub> -1.6       1         uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in HS200 (Reference to CLK) <sup>1</sup> |  |  |  |  |

<sup>1</sup> HS200 is for 8 bits while SDR104 is for 4 bits.

# 3.8.2.5 SDR50/SDR104 AC timing

Figure 19 depicts the timing of SDR50/SDR104, and Table 43 lists the SDR50/SDR104 timing characteristics.



Figure 19. SDR50/SDR104 timing

#### Table 43. SDR50/SDR104 interface timing specification

| ID               | Parameter                                 | Symbols          | Min                     | Max                     | Unit |  |  |
|------------------|-------------------------------------------|------------------|-------------------------|-------------------------|------|--|--|
| Card Input Clock |                                           |                  |                         |                         |      |  |  |
| SD1              | Clock Frequency Period                    | t <sub>CLK</sub> | 5                       | —                       | ns   |  |  |
| SD2              | Clock Low Time                            | t <sub>CL</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |
| SD3              | Clock High Time                           | t <sub>CH</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |
|                  | uSDHC Output/Card Inputs SD_CMD, SDx_DATA | Ax in SDR50 (R   | eference to             | CLK)                    |      |  |  |
| SD4              | uSDHC Output Delay                        | t <sub>OD</sub>  | -3                      | 1                       | ns   |  |  |
|                  | uSDHC Output/Card Inputs SD_CMD, SDx_DATA | x in SDR104 (F   | Reference to            | CLK)                    |      |  |  |
| SD5              | uSDHC Output Delay                        | t <sub>OD</sub>  | -1.6                    | 1                       | ns   |  |  |
|                  | uSDHC Input/Card Outputs SD_CMD, SDx_DATA | Ax in SDR50 (R   | eference to             | CLK)                    |      |  |  |
| SD6              | uSDHC Input Setup Time                    | t <sub>ISU</sub> | 2.4                     | —                       | ns   |  |  |
| SD7              | uSDHC Input Hold Time                     | t <sub>IH</sub>  | 1.4                     | _                       | ns   |  |  |
|                  | uSDHC Input/Card Outputs SD_CMD, SDx_DATA | x in SDR104 (R   | eference to             | CLK) <sup>1</sup>       |      |  |  |
| SD8              | uSDHC Output Data Window                  | t <sub>ODW</sub> | 0.5 x t <sub>CLK</sub>  | —                       | ns   |  |  |
| Data             | vindow in SDR100 mode is variable         | 1                | 1                       |                         |      |  |  |

<sup>1</sup> Data window in SDR100 mode is variable.

### 3.8.2.6 Bus operation condition for 3.3 V and 1.8 V signaling

Signaling level of SD/eMMC4.5/5.0/5.1 can be 1.8 V or 3.3 V depending on the working mode. The DC parameters for the NVCC\_SD1, NVCC\_SD2, and NVCC\_SD3 supplies are identical to those shown in Table 26, "GPIO DC parameters," on page 38.

# 3.8.3 Ethernet controller (ENET) AC electrical specifications

Ethernet supports the following key features:

- Support ENET AVB
- Support IEEE 1588
- Support Energy Efficient Ethernet (EEE)
- 1.8 V/3.3 V RMII operation, 1.8 V RGMII operation

The following sections introduce the ENET AC electrical specifications.

# 3.8.3.1 ENET1 signal mapping

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

| Pad name   | Description           | Mode       | Alt<br>mode | Direction | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|-----------------------|------------|-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO1_IO00 | ENET_PHY_REF_CLK_ROOT | RGMII      | ALT1        | 0         | Reference clock for PHY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SAI1_RXFS  | enet1.1588_EVENT0_IN  | RMII/RGMII | ALT4        | Ι         | Capture/compare block<br>input/output event bus signal.<br>When configured for capture and<br>a rising edge is detected, the<br>current timer value is latched and<br>transferred into the corresponding<br>ENET_TCCRn register for<br>inspection by software. When<br>configured for compare, the<br>corresponding signal<br>1588_EVENT is asserted for one<br>cycle when the timer reaches the<br>compare value programmed in<br>register ENET_TCCRn. An<br>interrupt or DMA request can be<br>triggered if the corresponding bit<br>in ENET_TCSRn[TIE] or<br>ENET_TSCRn[TDRE] is set. |
| SAI1_RXC   | enet1.1588_EVENT0_OUT | RMII/RGMII | ALT4        | 0         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SAI1_RXD0  | enet1.1588_EVENT1_IN  | RMII/RGMII | ALT4        | I         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SAI1_RXD1  | enet1.1588_EVENT1_OUT | RMII/RGMII | ALT4        | 0         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SAI1_RXD2  | enet1.MDC             | RMII/RGMII | ALT4        | 0         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SAI1_RXD3  | enet1.MDIO            | RMII/RGMII | ALT4        | I/O       | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SAI1_RXD4  | enet1.RGMII_RD0       | RMII/RGMII | ALT4        | I         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SAI1_RXD5  | enet1.RGMII_RD1       | RMII/RGMII | ALT4        | I         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SAI1_RXD6  | enet1.RGMII_RD2       | RGMII      | ALT4        | I         | Only used for RGMII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SAI1_RXD7  | enet1.RGMII_RD3       | RGMII      | ALT4        | I         | Only used for RGMII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### Table 44. ENET1 signal mapping (Sheet 1 of 2)

| Pad name    | Description                                | Mode       | Alt<br>mode | Direction | Comments                                                                                                                                                                                                             |
|-------------|--------------------------------------------|------------|-------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SAI1_TXFS   | RMII.RX_EN (CRS_DV);<br>enet1.RGMII_RX_CTL | RMII/RGMII | ALT4        | I         |                                                                                                                                                                                                                      |
| SAI1_TXC    | enet1.RGMII_RXC                            | RGMII      | ALT4        | I         | —                                                                                                                                                                                                                    |
| SAI1_TXD0   | enet1.RGMII_TD0                            | RMII/RGMII | ALT4        | 0         | —                                                                                                                                                                                                                    |
| SAI1_TXD1   | enet1.RGMII_TD1                            | RMII/RGMII | ALT4        | 0         | —                                                                                                                                                                                                                    |
| SAI1_TXD2   | enet1.RGMII_TD2                            | RGMII      | ALT4        | 0         | Only used for RGMII                                                                                                                                                                                                  |
| SAI1_TXD3   | enet1.RGMII_TD3                            | RGMII      | ALT4        | 0         | Only used for RGMII                                                                                                                                                                                                  |
| SAI1_TXD4   | RMII.TX_EN;<br>enet1.RGMII_TX_CTL          | RMII/RGMII | ALT4        | 0         | For RMII—SAI1_TXD4 works as<br>RMII.TX_EN.<br>For RGMII—SAI1_TXD4 works<br>as enet1.RGMII_TX_CTL.                                                                                                                    |
| SAI1_TXD5   | enet1.RGMII_TXC                            | RGMII      | ALT4        | 0         | _                                                                                                                                                                                                                    |
| SAI1_TXD6   | enet1.RX_ER                                | RMII       | ALT4        | I         | —                                                                                                                                                                                                                    |
| SAI1_TXD7   | enet1.TX_ER                                | RMII       | ALT4        | 0         | _                                                                                                                                                                                                                    |
| SAI1_MCLK   | enet1.RMII_CLK                             | RMII       | ALT4        | I/O       | <ul> <li>Used as RMII clock, there are two<br/>RMII clock schemes:</li> <li>MAC generates output 50M<br/>reference clock for PHY, also<br/>MAC uses this 50M clock.</li> <li>MAC uses external 50M clock.</li> </ul> |
| SD1_CLK     | enet1.MDC                                  | RMII       | ALT1        | 0         | —                                                                                                                                                                                                                    |
| SD1_CMD     | enet1.MDIO                                 | RMII       | ALT1        | I/O       | _                                                                                                                                                                                                                    |
| SD1_DATA0   | enet1.RGMII_TD1                            | RMII       | ALT1        | 0         | _                                                                                                                                                                                                                    |
| SD1_DATA1   | enet1.RGMII_TD0                            | RMII       | ALT1        | 0         | —                                                                                                                                                                                                                    |
| SD1_DATA2   | enet1.RGMII_RD0                            | RMII       | ALT1        | I         | _                                                                                                                                                                                                                    |
| SD1_DATA3   | enet1.RGMII_RD1                            | RMII       | ALT1        | I         | _                                                                                                                                                                                                                    |
| SD1_DATA4   | RMII.TX_EN                                 | RMII       | ALT1        | 0         | _                                                                                                                                                                                                                    |
| SD1_DATA5   | enet1.TX_ER                                | RMII       | ALT1        | 0         | —                                                                                                                                                                                                                    |
| SD1_DATA6   | RMII.RX_EN (CRS_DV)                        | RMII       | ALT1        | I         | —                                                                                                                                                                                                                    |
| SD1_DATA7   | enet1.RX_ER                                | RMII       | ALT1        | I         | —                                                                                                                                                                                                                    |
| SD1_RESET_B | enet1.RMII_CLK                             | RMII       | ALT1        | 1/0       | <ul> <li>Used as RMII clock, there are two<br/>RMII clock schemes:</li> <li>MAC generates output 50M<br/>reference clock for PHY, also<br/>MAC uses this 50M clock.</li> <li>MAC uses external 50M clock</li> </ul>  |

#### Table 44. ENET1 signal mapping (continued) (Sheet 2 of 2)

### 3.8.3.2 RMII mode timing

In RMII mode, enet1.RMII\_CLK is used as the REF\_CLK, which is a 50 MHz  $\pm$  50 ppm continuous reference clock.

Figure 20 shows RMII mode timings. Table 45 describes the timing parameters (M16–M21) shown in the figure.



Figure 20. RMII mode signal timing diagram

Table 45. RMII signal timing

| ID  | Characteristic                                                           | Min. | Max. | Unit            |
|-----|--------------------------------------------------------------------------|------|------|-----------------|
| M16 | ENET_CLK pulse width high                                                | 35%  | 65%  | ENET_CLK period |
| M17 | ENET_CLK pulse width low                                                 | 35%  | 65%  | ENET_CLK period |
| M18 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_DATA invalid                         | 4    | _    | ns              |
| M19 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_DATA valid                           | _    | 15   | ns              |
| M20 | ENET_RX_DATAD[1:0], ENET_RX_EN(ENET_RX_EN), ENET_RX_ER to ENET_CLK setup | 4    | _    | ns              |
| M21 | ENET_CLK to ENET_RX_DATAD[1:0], ENET_RX_EN, ENET_RX_ER hold              | 2    | _    | ns              |

# 3.8.3.3 RGMII signal switching specifications

The following timing specifications meet the requirements for RGMII interfaces for a range of transceiver devices.

| Symbol                          | Description                              | Min. | Max. | Unit |
|---------------------------------|------------------------------------------|------|------|------|
| T <sub>cyc</sub> <sup>2</sup>   | Clock cycle duration                     | 7.2  | 8.8  | ns   |
| T <sub>skewT</sub> <sup>3</sup> | Data to clock output skew at transmitter | -500 | 500  | ps   |
| T <sub>skewR</sub> <sup>3</sup> | Data to clock input skew at receiver     | 1    | 2.6  | ns   |
| Duty_G <sup>4</sup>             | Duty cycle for Gigabit                   | 45   | 55   | %    |
| Duty_T <sup>4</sup>             | Duty cycle for 10/100T                   | 40   | 60   | %    |
| Tr/Tf                           | Rise/fall time (20–80%)                  |      | 0.75 | ns   |

#### Table 46. RGMII signal switching specifications<sup>1</sup>

<sup>1</sup> The timings assume the following configuration: DDR\_SEL = (11)b

DSE (drive-strength) = (111)b

 $^2~$  For 10 Mbps and 100 Mbps,  $T_{cyc}$  will scale to 400 ns ±40 ns and 40 ns ±4 ns respectively.

<sup>3</sup> For all versions of RGMII prior to 2.0; this implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns and less than 2.0 ns will be added to the associated clock signal. For 10/100, the Max value is unspecified.

<sup>4</sup> Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three Tcyc of the lowest speed transitioned between.



#### Figure 21. RGMII transmit signal timing diagram original







Figure 23. RGMII receive signal timing diagram with internal delay

### 3.8.4 Ethernet Quality-of-Service (QOS) electrical specifications

Ethernet QOS supports the following Time Sensitive Networking (TSN) features:

- 802.1Qbv Enhancements to Scheduling Traffic
- 802.1Qbu Frame preemption
- Time based Scheduling
- 1.8 V/3.3 V RMII operation, 1.8 V RGMII operation

### 3.8.4.1 Ethernet QOS signal mapping

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

| Pad name   | Description   | Mode       | Alt mode | Direction | Comments |
|------------|---------------|------------|----------|-----------|----------|
| GPIO1_IO06 | enet_qos.MDC  | RMII/RGMII | ALT1     | 0         | —        |
| GPIO1_IO07 | enet_qos.MDIO | RMII/RGMII | ALT1     | I/O       | —        |

| Pad name    | Description                                             | Mode       | Alt mode  | Direction | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|---------------------------------------------------------|------------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO1_IO08  | enet_qos.1588_EVENT0_IN;<br>enet_qos.1588_EVENT0_AUX_IN | RMII/RGMII | ALT1/ALT4 | Ι         | Capture/compare block<br>input/output event bus signal.<br>When configured for capture<br>and a rising edge is detected,<br>the current timer value is<br>latched and transferred into<br>the corresponding<br>ENET_TCCRn register for<br>inspection by software. When<br>configured for compare, the<br>corresponding signal<br>1588_EVENT is asserted for<br>one cycle when the timer<br>reaches the compare value<br>programmed in register<br>ENET_TCCRn. An interrupt<br>or DMA request can be<br>triggered if the corresponding<br>bit in ENET_TCSRn[TIE] or<br>ENET_TSCRn[TDRE] is set.<br>ALT1 is for<br>enet_qos.1588_EVENT1_AU<br>X_IN. |
| GPIO1_IO09  | enet_qos.1588_EVENT0_OUT                                | RMII/RGMII | ALT1      | 0         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ENET_MDC    | enet_qos.MDC                                            | RMII/RGMII | ALT0      | 0         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ENET_MDIO   | enet_qos.MDIO                                           | RMII/RGMII | ALT0      | I/O       | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ENET_TD3    | enet_qos.RGMII_TD3                                      | RGMII      | ALT0      | 0         | Only used for RGMII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ENET_TD2    | RMII.REF_CLK;<br>enet_qos.RGMII_TD2                     | RMII/RGMII | ALT1/ALT0 | I/O       | <ul> <li>ALT0 is only for RGMII TD2<br/>output, ALT1 is for RMII clock.</li> <li>Used as RMII clock and<br/>RGMII data, there are two<br/>RMII clock schemes:</li> <li>MAC generates output<br/>50M reference clock for<br/>PHY, also MAC uses this<br/>50M clock.</li> <li>MAC uses external 50M<br/>clock.</li> </ul>                                                                                                                                                                                                                                                                                                                           |
| ENET_TD1    | enet_qos.RGMII_TD1                                      | RMII/RGMII | ALT0      | 0         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ENET_TD0    | enet_qos.RGMII_TD0                                      | RMII/RGMII | ALT0      | 0         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ENET_TX_CTL | RMII.TX_EN;<br>enet_qos.RGMII_TX_CTL                    | RMII/RGMII | ALT0      | 0         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### Table 47. ENET QOS signal mapping (continued)

| Pad name    | Description                                             | Mode       | Alt mode  | Direction | Comments                                                                                                                          |
|-------------|---------------------------------------------------------|------------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------|
| ENET_TXC    | enet_qos.RMII_TXER<br>enet_qos.RGMII_ TXC;              | RMII/RGMII | ALT1/ALT0 | 0         | For RMII—ENET_TXC works<br>as RMII.TX_ER in the ALT1<br>mode.<br>For RGMII—ENET_TXC<br>works as RGMII.TX_CLK in<br>the ALT0 mode. |
| ENET_RX_CTL | RMII.RX_EN (CRS_DV);<br>enet_qos.RGMII_RC_CTL           | RMII/RGMII | ALT0      | I         | —                                                                                                                                 |
| ENET_RXC    | RMII_RXER;<br>enet_qos.RGMII_RXC                        | RMII/RGMII | ALT1/ALT0 | Ι         | For RMII—ENET_RXC works<br>as RMII.RX_ER in the ALT1<br>mode.<br>For RGMII—ENET_RXC<br>works as RGMII.RX_CLK in<br>the ALT0 mode. |
| ENET_RD0    | enet_qos.RGMII_RD0                                      | RMII/RGMII | ALT0      | I         | _                                                                                                                                 |
| ENET_RD1    | enet_qos.RGMII_RD1                                      | RMII/RGMII | ALT0      | I         | —                                                                                                                                 |
| ENET_RD2    | enet_qos.RGMII_RD2                                      | RGMII      | ALT0      | I         | Only used for RGMII.                                                                                                              |
| ENET_RD3    | enet_qos.RGMII_RD3                                      | RGMII      | ALT0      | I         | Only used for RGMII.                                                                                                              |
| I2C1_SCL    | enet_qos.MDC                                            | RMII/RGMII | ALT1      | 0         | —                                                                                                                                 |
| I2C1_SDA    | enet_qos.MDIO                                           | RMII/RGMII | ALT1      | I/O       | —                                                                                                                                 |
| I2C2_SCL    | enet_qos.1588_EVENT1_IN;<br>enet_qos.1588_EVENT1_AUX_IN | RMII/RGMII | ALT1/ALT4 | I         | ALT1 is for<br>enet_qos.1588_EVENT1_IN.<br>ALT4 is for<br>enet_qos.1588_EVENT1_AU<br>X_IN.                                        |
| I2C2_SDA    | enet_qos.1588_EVENT1_OUT                                | RMII/RGMII | ALT1      | 0         | —                                                                                                                                 |
| SAI2_MCLK   | enet_qos.1588_EVENT3_IN;<br>enet_qos.1588_EVENT3_AUX_IN | RMII/RGMII | ALT2/ALT4 | I         | ALT2 is for<br>enet_qos.1588_EVENT3_IN.<br>ALT4 is for<br>enet_qos.1588_EVENT3_AU<br>X_IN.                                        |
| SAI2_RXD0   | enet_qos.1588_EVENT2_OUT                                | RMII/RGMII | ALT2      | 0         | —                                                                                                                                 |
| SAI2_TXD0   | enet_qos.1588_EVENT2_IN;<br>enet_qos.1588EVENT2_AUX_IN  | RMII/RGMII | ALT2/ALT4 | I         | ALT2 is for<br>enet_qos.1588_EVENT2_IN.<br>ALT4 is for<br>enet_qos.1588_EVENT2_AU<br>X_IN.                                        |
| SAI2_TXFS   | enet_qos.1588_EVENT3_OUT                                | RMII/RGMII | ALT2      | 0         | _                                                                                                                                 |

#### Table 47. ENET QOS signal mapping (continued)

### 3.8.4.2 RMII mode timing

In RMII mode, enet1.RMII\_CLK is used as the REF\_CLK, which is a 50 MHz  $\pm$  50 ppm continuous reference clock.

Figure 24 shows RMII mode timings. Table 48 describes the timing parameters (M16–M21) shown in the figure.



#### Figure 24. RMII mode signal timing diagram

#### Table 48. RMII signal timing

| ID  | Characteristic                                                           | Min. | Max. | Unit            |
|-----|--------------------------------------------------------------------------|------|------|-----------------|
| M16 | ENET_CLK pulse width high                                                | 35%  | 65%  | ENET_CLK period |
| M17 | ENET_CLK pulse width low                                                 | 35%  | 65%  | ENET_CLK period |
| M18 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_DATA invalid                         | 4    |      | ns              |
| M19 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_DATA valid                           | _    | 15   | ns              |
| M20 | ENET_RX_DATAD[1:0], ENET_RX_EN(ENET_RX_EN), ENET_RX_ER to ENET_CLK setup | 4    | _    | ns              |
| M21 | ENET_CLK to ENET_RX_DATAD[1:0], ENET_RX_EN, ENET_RX_ER hold              | 2    | —    | ns              |

### 3.8.4.3 RGMII signal switching specifications

The following timing specifications meet the requirements for RGMII interfaces for a range of transceiver devices.

| Symbol                        | Description                              | Min. | Max. | Unit |
|-------------------------------|------------------------------------------|------|------|------|
| T <sub>cyc</sub> <sup>2</sup> | Clock cycle duration                     | 7.2  | 8.8  | ns   |
| $T_{skewT}^3$                 | Data to clock output skew at transmitter | -500 | 500  | ps   |
| $T_{skewR}^3$                 | Data to clock input skew at receiver     | 1    | 2.6  | ns   |
| Duty_G <sup>4</sup>           | Duty cycle for Gigabit                   | 45   | 55   | %    |
| Duty_T <sup>4</sup>           | Duty cycle for 10/100T                   | 40   | 60   | %    |
| Tr/Tf                         | Rise/fall time (20–80%)                  |      | 0.75 | ns   |

#### Table 49. RGMII signal switching specifications<sup>1</sup>

<sup>1</sup> The timings assume the following configuration: DDR\_SEL = (11)b

DSE (drive-strength) = (111)b

 $^2~$  For 10 Mbps and 100 Mbps,  $T_{cvc}$  will scale to 400 ns ±40 ns and 40 ns ±4 ns respectively.

<sup>3</sup> For all versions of RGMII prior to 2.0; this implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns and less than 2.0 ns will be added to the associated clock signal. For 10/100, the Max value is unspecified.

<sup>4</sup> Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three Tcyc of the lowest speed transitioned between.



Figure 25. RGMII transmit signal timing diagram original





# 3.8.5 General-purpose media interface (GPMI) timing

The i.MX 8M Plus GPMI controller is a flexible interface NAND Flash controller with 8-bit data width, up to 200 MB/s I/O speed and individual chip select.

It supports Asynchronous Timing mode, Source Synchronous Timing mode and Toggle Timing mode separately, as described in the following subsections.

### 3.8.5.1 Asynchronous mode AC timing (ONFI 1.0 compatible)

Asynchronous mode AC timings are provided as multiplications of the clock cycle and fixed delay. The maximum I/O speed of GPMI in Asynchronous mode is about 50 MB/s. Figure 27 through Figure 30 depicts the relative timing between GPMI signals at the module level for different operations under Asynchronous mode. Table 50 describes the timing parameters (NF1–NF17) that are shown in the figures.



Figure 27. Command Latch cycle timing diagram



Figure 28. Address Latch cycle timing diagram



Figure 29. Write Data Latch cycle timing diagram









| Table 50. Asynchronous mode timing parameters <sup>1</sup> | (Sheet 1 of 2) |
|------------------------------------------------------------|----------------|
|------------------------------------------------------------|----------------|

| ID  | Parameter             | Symbol |                              | Timing<br>T = GPMI Clock Cycle                       |    |
|-----|-----------------------|--------|------------------------------|------------------------------------------------------|----|
|     |                       |        | Min.                         | Max.                                                 |    |
| NF1 | NAND_CLE setup time   | tCLS   | (AS + DS) × T - 0.           | 12 [see notes <sup>2,3</sup> ]                       | ns |
| NF2 | NAND_CLE hold time    | tCLH   | DH × T - 0.72                | DH × T - 0.72 [see note <sup>2</sup> ]               |    |
| NF3 | NAND_CE0_B setup time | tCS    | (AS + DS + 1) × <sup>-</sup> | $(AS + DS + 1) \times T$ [see notes <sup>3,2</sup> ] |    |
| NF4 | NAND_CE0_B hold time  | tCH    | (DH+1) × T - 1               | $(DH+1) \times T - 1$ [see note <sup>2</sup> ]       |    |
| NF5 | NAND_WE_B pulse width | tWP    | DS × T [se                   | e note <sup>2</sup> ]                                | ns |
| NF6 | NAND_ALE setup time   | tALS   | (AS + DS) × T - 0.4          | 19 [see notes <sup>3,2</sup> ]                       | ns |

| ID   | Parameter                | Symbol           | Timing<br>T = GPMI Clock Cycle                |                                                     |    |  |
|------|--------------------------|------------------|-----------------------------------------------|-----------------------------------------------------|----|--|
|      |                          |                  | Min.                                          | Max.                                                | 1  |  |
| NF7  | NAND_ALE hold time       | tALH             | DH × T - 0.42                                 | 2 [see note <sup>2</sup> ]                          | ns |  |
| NF8  | Data setup time          | tDS              | DH × T - 0.26                                 | S [see note <sup>2</sup> ]                          | ns |  |
| NF9  | Data hold time           | tDH              | DH × T - 1.37 [see note <sup>2</sup> ]        |                                                     |    |  |
| NF10 | Write cycle time         | tWC              | $(DS + DH) \times T$ [see note <sup>2</sup> ] |                                                     |    |  |
| NF11 | NAND_WE_B hold time      | tWH              | $DH \times T$ [see note <sup>2</sup> ]        |                                                     |    |  |
| NF12 | Ready to NAND_RE_B low   | tRR <sup>4</sup> | (AS + 2) × T [see <sup>3,2</sup> ]            | _                                                   | ns |  |
| NF13 | NAND_RE_B pulse width    | tRP              | DS × T [s                                     | ee note <sup>2</sup> ]                              | ns |  |
| NF14 | READ cycle time          | tRC              | (DS + DH) × <sup>-</sup>                      | T [see note <sup>2</sup> ]                          | ns |  |
| NF15 | NAND_RE_B high hold time | tREH             | DS × T [see note <sup>2</sup> ]               |                                                     | ns |  |
| NF16 | Data setup on read       | tDSR             | _                                             | (DS × T -0.67)/18.38 [see<br>notes <sup>5,6</sup> ] | ns |  |
| NF17 | Data hold on read        | tDHR             | 0.82/11.83 [see notes <sup>5,6</sup> ]        | _                                                   | ns |  |

 Table 50. Asynchronous mode timing parameters<sup>1</sup> (continued) (Sheet 2 of 2)

<sup>1</sup> GPMI's Asynchronous mode output timing can be controlled by the module's internal registers HW\_GPMI\_TIMING0\_ADDRESS\_SETUP, HW\_GPMI\_TIMING0\_DATA\_SETUP, and HW\_GPMI\_TIMING0\_DATA\_HOLD. This AC timing depends on these registers settings. In the table, AS/DS/DH represents each of these settings.

<sup>2</sup> AS minimum value can be 0, while DS/DH minimum value is 1.

<sup>3</sup> T = GPMI clock period -0.075 ns (half of maximum p-p jitter).

<sup>4</sup> NF12 is guaranteed by the design.

<sup>5</sup> Non-EDO mode.

<sup>6</sup> EDO mode, GPMI clock ≈ 100 MHz (AS=DS=DH=1, GPMI\_CTL1 [RDN\_DELAY] = 8, GPMI\_CTL1 [HALF\_PERIOD] = 0).

In EDO mode (Figure 30), NF16/NF17 are different from the definition in non-EDO mode (Figure 29). They are called tREA/tRHOH (RE# access time/RE# HIGH to output hold). The typical values for them are 16 ns (max for tREA)/15 ns (min for tRHOH) at 50 MB/s EDO mode. In EDO mode, GPMI samples NAND\_DATAxx at the rising edge of delayed NAND\_RE\_B provided by an internal DPLL. The delay value can be controlled by GPMI\_CTRL1.RDN\_DELAY (see the GPMI chapter of the *i.MX 8M Plus Applications Processor Reference Manual* [IMX8MPRM]). The typical value of this control register is 0x8 at 50 MT/s EDO mode. But if the board delay is big enough and cannot be ignored, the delay value should be made larger to compensate the board delay.

# 3.8.5.2 Source synchronous mode AC timing (ONFI 2.x compatible)

NF19 NF18 NAND\_CE\_B ┥╺┝ NF23 NAND\_CLE **.** NF25 NF26 NF24 NAND\_ALE NF25 NF26 NAND\_WE/RE\_B NF22 NAND\_CLK NAND\_DQS NAND\_DQS Output enable NF20 NF20 NF21 NF21 **.** CMD ADD NAND\_DATA[7:0] NAND\_DATA[7:0] Output enable

Figure 32 to Figure 34 show the write and read timing of Source Synchronous mode.

Figure 32. Source Synchronous mode command and address timing diagram







#### Figure 34. Source Synchronous mode data read timing diagram



Figure 35. NAND\_DQS/NAND\_DQ read valid window

| ID   | Parameter                                      | Symbol | Timing<br>T = GPMI Clo                         | Unit                        |    |
|------|------------------------------------------------|--------|------------------------------------------------|-----------------------------|----|
|      |                                                |        | Min.                                           | Max.                        |    |
| NF18 | NAND_CE0_B access time                         | tCE    | CE_DELAY × T - 0.                              | 79 [see note <sup>2</sup> ] | ns |
| NF19 | NAND_CE0_B hold time                           | tCH    | 0.5 × tCK - 0.63                               | [see note <sup>2</sup> ]    | ns |
| NF20 | Command/address NAND_DATAxx setup time         | tCAS   | 0.5 	imes tCK -                                | 0.05                        | ns |
| NF21 | Command/address NAND_DATAxx hold time          | tCAH   | 0.5 × tCK - 1.23                               |                             | ns |
| NF22 | clock period                                   | tCK    |                                                |                             | ns |
| NF23 | preamble delay                                 | tPRE   | PRE_DELAY × T - 0.29 [see note <sup>2</sup> ]  |                             | ns |
| NF24 | postamble delay                                | tPOST  | POST_DELAY × T - 0.78 [see note <sup>2</sup> ] |                             | ns |
| NF25 | NAND_CLE and NAND_ALE setup time               | tCALS  | 0.5 × tCK -                                    | 0.86                        | ns |
| NF26 | NAND_CLE and NAND_ALE hold time                | tCALH  | 0.5 × tCK -                                    | 0.37                        | ns |
| NF27 | NAND_CLK to first NAND_DQS latching transition | tDQSS  | T - 0.41 [see                                  | note <sup>2</sup> ]         | ns |
| NF28 | Data write setup                               | —      | 0.25 × tCK - 0.35                              |                             |    |
| NF29 | Data write hold                                | —      | 0.25 × tCK - 0.85                              |                             |    |
| NF30 | NAND_DQS/NAND_DQ read setup skew               | —      | — 2.06                                         |                             |    |
| NF31 | NAND_DQS/NAND_DQ read hold skew                | _      |                                                | 1.95                        |    |

Table 51. Source Synchronous mode timing parameters<sup>1</sup>

<sup>1</sup> GPMI's Source Synchronous mode output timing can be controlled by the module's internal registers GPMI\_TIMING2\_CE\_DELAY, GPMI\_TIMING\_PREAMBLE\_DELAY, GPMI\_TIMING2\_POST\_DELAY. This AC timing depends on these registers settings. In the table, CE\_DELAY/PRE\_DELAY/POST\_DELAY represents each of these settings.

<sup>2</sup> T = tCK(GPMI clock period) -0.075 ns (half of maximum p-p jitter).

For DDR Source Synchronous mode, Figure 35 shows the timing diagram of

NAND\_DQS/NAND\_DATAxx read valid window. The typical value of tDQSQ is 0.85 ns (max) and 1 ns (max) for tQHS at 200 MB/s. GPMI will sample NAND\_DATA[7:0] at both rising and falling edge of an delayed NAND\_DQS signal, which can be provided by an internal DPLL. The delay value can be controlled by GPMI register GPMI\_READ\_DDR\_DLL\_CTRL.SLV\_DLY\_TARGET (see the GPMI chapter of the *i.MX 8M Plus Applications Processor Reference Manual* [IMX8MPRM]). Generally, the typical delay value of this register is equal to 0x7 which means 1/4 clock cycle delay expected. But if the board delay is big enough and cannot be ignored, the delay value should be made larger to compensate the board delay.

# 3.8.5.3 ONFI NV-DDR2 mode (ONFI 3.2 compatible)

### 3.8.5.3.1 Command and address timing

ONFI 3.2 mode command and address timing is the same as ONFI 1.0 compatible Async mode AC timing. See Section 3.8.5.1, Asynchronous mode AC timing (ONFI 1.0 compatible) for details.

### 3.8.5.3.2 Read and write timing

ONFI 3.2 mode read and write timing is the same as Toggle mode AC timing. See Section 3.8.5.4, Toggle mode AC Timing for details.

### 3.8.5.4 Toggle mode AC Timing

#### 3.8.5.4.1 Command and address timing

#### NOTE

Toggle mode command and address timing is the same as ONFI 1.0 compatible Asynchronous mode AC timing. See Section 3.8.5.1, Asynchronous mode AC timing (ONFI 1.0 compatible) for details.

#### 3.8.5.4.2 Read and write timing

| AND_CEx_B 0                              |
|------------------------------------------|
| AND_CLE                                  |
| AND_ALE                                  |
| AND_WE_B 1                               |
| AND_RE_B                                 |
|                                          |
|                                          |
| Figure 36. Toggle mode data write timing |



Figure 37. Toggle mode data read timing

| ID   | ID Parameter                           |      | Parameter S                                            |                          | Timing<br>T = GPMI Clock C | Cycle | Unit |
|------|----------------------------------------|------|--------------------------------------------------------|--------------------------|----------------------------|-------|------|
|      |                                        |      | Min.                                                   | Max.                     |                            |       |      |
| NF1  | NAND_CLE setup time                    | tCLS | (AS + DS) × T - 0.12 [se                               | ee note <sup>1,2</sup> ] |                            |       |      |
| NF2  | NAND_CLE hold time                     | tCLH | DH × T - 0.72 [see                                     | note <sup>2</sup> ]      |                            |       |      |
| NF3  | NAND_CE0_B setup time                  | tCS  | $(AS + DS) \times T - 0.58$ [see notes <sup>,2</sup> ] |                          |                            |       |      |
| NF4  | NAND_CE0_B hold time                   | tCH  | DH × T - 1 [see note <sup>2</sup> ]                    |                          |                            |       |      |
| NF5  | NAND_WE_B pulse width                  | tWP  | DS × T [see note <sup>2</sup> ]                        |                          |                            |       |      |
| NF6  | NAND_ALE setup time                    | tALS | (AS + DS) × T - 0.49 [see note <sup>2</sup> ]          |                          |                            |       |      |
| NF7  | NAND_ALE hold time                     | tALH | DH × T - 0.42 [see                                     | note <sup>2</sup> ]      |                            |       |      |
| NF8  | Command/address NAND_DATAxx setup time | tCAS | DS × T - 0.26 [see                                     | note <sup>2</sup> ]      |                            |       |      |
| NF9  | Command/address NAND_DATAxx hold time  | tCAH | DH × T - 1.37 [see note <sup>2</sup> ]                 |                          |                            |       |      |
| NF18 | NAND_CEx_B access time                 | tCE  | CE_DELAY × T [see note <sup>3,2</sup> ] —              |                          | ns                         |       |      |
| NF22 | clock period                           | tCK  | _                                                      | —                        | ns                         |       |      |
| NF23 | preamble delay                         | tPRE | $PRE_DELAY \times T$ [see note <sup>4,2</sup> ]        |                          | ns                         |       |      |

#### Table 52. Toggle mode timing parameters

| ID   | Parameter                        | Symbol             | Timing<br>T = GPMI Clock C                     | Unit |    |
|------|----------------------------------|--------------------|------------------------------------------------|------|----|
|      |                                  |                    | Min.                                           | Max. |    |
| NF24 | postamble delay                  | tPOST              | POST_DELAY × T + 0.43 [see note <sup>2</sup> ] | _    | ns |
| NF28 | Data write setup                 | tDS <sup>5</sup>   | 0.25 × tCK - 0.32                              | —    | ns |
| NF29 | Data write hold                  | tDH <sup>5</sup>   | 0.25 × tCK - 0.79                              | —    | ns |
| NF30 | NAND_DQS/NAND_DQ read setup skew | tDQSQ <sup>6</sup> | —                                              | 3.18 | ns |
| NF31 | NAND_DQS/NAND_DQ read hold skew  | tQHS <sup>6</sup>  | —                                              | 3.27 | ns |

#### Table 52. Toggle mode timing parameters (continued)

<sup>1</sup> AS minimum value can be 0, while DS/DH minimum value is 1.

<sup>2</sup> T = tCK (GPMI clock period) - 0.075 ns (half of maximum p-p jitter).

<sup>3</sup> CE\_DELAY represents HW\_GPMI\_TIMING2[CE\_DELAY]. NF18 is guaranteed by the design. Read/Write operation is started with enough time of ALE/CLE assertion to low level.

- <sup>4</sup> PRE\_DELAY + 1  $\geq$  (AS + DS)
- <sup>5</sup> Shown in Figure 36.
- <sup>6</sup> Shown in Figure 37.

For DDR Toggle mode, Figure 35 shows the timing diagram of NAND\_DQS/NAND\_DATAxx read valid window. The typical value of tDQSQ is 1.4 ns (max) and 1.4 ns (max) for tQHS at 133 MB/s. GPMI samples NAND\_DATA[7:0] at both the rising and falling edges of a delayed NAND\_DQS signal, which is provided by an internal DPLL. The delay value of this register can be controlled by the GPMI register GPMI\_READ\_DDR\_DLL\_CTRL.SLV\_DLY\_TARGET (see the GPMI chapter of the *i.MX 8M Plus Applications Processor Reference Manual* [IMX8MPRM]). Generally, the typical delay value is equal to 0x7, which means a 1/4 clock cycle delay is expected. But if the board delay is big enough and cannot be ignored, the delay value should be made larger to compensate the board delay.

# 3.8.6 I<sup>2</sup>C bus characteristics

The Inter-Integrated Circuit (I2C) provides functionality of a standard I2C master and slave. The I2C is designed to be compatible with the I2C Bus Specification, version 2.1, by Philips Semiconductor (now NXP Semiconductors).

# 3.8.7 CAN network AC electrical specifications

The Controller Area Network (CAN) module is a communication controller implementing the CAN protocol according to the CAN with Flexible Data rate (CAN FD) protocol and the CAN 2.0B protocol specification. The processor has two CAN modules available. Tx and Rx ports for both modules are multiplexed with other I/O pins. See the IOMUXC chapter of the device reference manual to see which pins expose Tx and Rx pins; these ports are named CAN\_TX and CAN\_RX, respectively.

# 3.8.8 HDMI Tx module parameters

The HDMI 2.0a Tx interface (controller and PHY) is compliant with following specifications:

- HDMI 2.0a Specification
- HDMI 1.4b Specification

Level shifters are required on HDMI\_DDC\_SCL, HDMI\_DDC\_SDA, HDMI\_HPD, HDMI\_CEC signals to shift the original 3.3 V or 1.8 V level to 5 V required by HDMI interface.

# 3.8.9 MIPI D-PHY parameters

MIPI D-PHY electrical specifications are compliance.

Typical values measured at AVDD = 1.8 V, AVSS = 0 V, T<sub>J</sub> =  $25^{\circ}$ C; unless otherwise specified.

| Characteristics                       | Symbol               | Min  | Тур  | Мах  | Unit | Test conditions |
|---------------------------------------|----------------------|------|------|------|------|-----------------|
| Output voltage accuracy <sup>1</sup>  | V <sub>OUT</sub>     | 1.14 | 1.2  | 1.26 | V    | _               |
| Driving current                       | ILOAD                | —    | —    | 20   | mA   | —               |
| AVDD current dissipation <sup>2</sup> | I <sub>OP_AVDD</sub> | —    | 150  | 480  | μΑ   | EN = 1'b1       |
| DVDD current dissipation <sup>3</sup> | I <sub>OP_DVDD</sub> | —    | 0.05 | 7.3  | μΑ   | EN = 1'b1       |
| AVDD power down current <sup>2</sup>  | I <sub>PD_AVDD</sub> | —    | 10   | 80   | μΑ   | EN = 1'b0       |
| DVDD power down current <sup>2</sup>  | I <sub>PD_DVDD</sub> | —    | 0.05 | 7.3  | μΑ   | EN = 1'b0       |
| Load capacitance                      | CL                   | 1    | —    | 9.4  | μF   | —               |

 Table 53. Electrical characteristics

<sup>1</sup> This result is valid after output voltage trimming.

<sup>2</sup> Typical values are measured at the typical supply voltage and at a junction temperature of 25°C. The maximum values are measured at the maximum supply voltage and at a junction temperature of 125°C.

<sup>3</sup> This means the total effective capacitance value including parasitic capacitance.

Table 54 describes the electrical specifications.

| Table 54. DC power supply, LP-RX, and skew calibration specifications | (Sheet 1 of 2)  |
|-----------------------------------------------------------------------|-----------------|
| rabie e in De perior euppij, 1. 184, and ener euler epeemeaterie      | (0.1000 1 01 =) |

| Category | Parameter       | Description                                   | Condition                | Min | Тур   | Мах | Unit |
|----------|-----------------|-----------------------------------------------|--------------------------|-----|-------|-----|------|
| Power    | P <sub>OP</sub> | Normal mode<br>operating power                | 4 lane, 2.1<br>Gbps, TYP | —   | 54.12 | _   | mW   |
|          | P <sub>PD</sub> | Power-down mode power                         | ТҮР                      | —   | 0.025 | _   | mW   |
| LP-RX    | VIH             | Logic1 input<br>voltage                       | —                        | 880 | _     | _   | mV   |
|          | VIL             | Logic0 input<br>voltage, not in<br>ULPS state |                          | _   | _     | 550 | mV   |

| Category         | Parameter                          | Description                                                                                                          | Condition | Min  | Тур | Мах | Unit |
|------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------|------|-----|-----|------|
| Skew calibration | T <sub>skewcal</sub><br>(Initial)  | Timing that the<br>transmitter drives<br>the skew<br>calibration pattern<br>in the initial skew<br>calibration mode  | —         | —    | _   | 100 | μs   |
|                  |                                    |                                                                                                                      | _         | 2^15 | _   | _   | UI   |
|                  | T <sub>skewcal</sub><br>(Periodic) | Timing that the<br>transmitter drives<br>the skew<br>calibration pattern<br>in the periodic skew<br>calibration mode | —         | _    |     | 10  | μs   |
|                  |                                    |                                                                                                                      | —         | 2^13 |     | _   | UI   |

 Table 54. DC power supply, LP-RX, and skew calibration specifications (continued) (Sheet 2 of 2)

# 3.8.10 PCIe 3.0 PHY parameters

The PCIe interface is designed to be compatible with PCIe specification Gen3 x1 lane and supports the PCI Express 1.1/2.0/3.0 standards.

### 3.8.10.1 PCIe DC parameters

The DC parameters of PCIe are compliant with PCI Express Base Specification, rev3.0.

### 3.8.10.2 PCIE\_RESREF reference resistor connection

The external resistor-referred current is generated by using 8.2 k $\Omega$ . 1% precision resistor, which is connected between the PCIE\_RESREF pad and ground outside the chip.

# 3.8.11 Pulse width modulator (PWM) timing parameters

This section describes the electrical information of the PWM. The PWM can be programmed to select one of three clock signals as its source frequency. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse-width modulator output (PWMO) external pin.

Figure 38 depicts the timing of the PWM, and Table 55 lists the PWM timing parameters.



Figure 38. PWM timing
| ID | Parameter                   | Min | Мах          | Unit |
|----|-----------------------------|-----|--------------|------|
|    | PWM Module Clock Frequency  | 0   | 66 (ipg_clk) | MHz  |
| P1 | PWM output pulse width high | 12  | _            | ns   |
| P2 | PWM output pulse width low  | 12  | _            | ns   |

#### Table 55. PWM output timing parameters

## 3.8.12 FlexSPI timing parameters

Measurement is with a load of 35 pF on SCK and SIO pins and an input slew rate of 1 V/ns.

## 3.8.12.1 FlexSPI input/read timing

There are three sources for the internal sample clock for FlexSPI read data:

- Dummy read strobe generated by FlexSPI controller and looped back internally (FlexSPIn\_MCR0[RXCLKSRC] = 0x0)
- Dummy read strobe generated by FlexSPI controller and looped back through the DQS pad (FlexSPIn\_MCR0[RXCLKSRC] = 0x1)
- Read strobe provided by memory device and input from DQS pad (FlexSPIn\_MCR0[RXCLKSRC] = 0x3)

The following sections describe input signal timing for each of these four internal sample clock sources.

## 3.8.12.1.1 SDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1, 0x2

#### Table 56. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x0

| Symbol | Parameter                         | Min. | Max. | Unit | Notes |
|--------|-----------------------------------|------|------|------|-------|
| —      | [D:] Frequency of operation       | —    | 66   | MHz  | _     |
| F1     | [D:] Setup time for incoming data | 8.67 | _    | ns   | 1     |
| F2     | [D:] Hold time for incoming data  | 0    | _    | ns   | —     |

<sup>1</sup> The setup specification here assumes the data learning feature is not used. If data learning is enabled, then TIS can be decreased by up to 2ns.

| Symbol | Parameter                         | Min. | Max. | Unit | Notes |
|--------|-----------------------------------|------|------|------|-------|
| —      | [D:] Frequency of operation       | _    | 133  | MHz  | _     |
| F1     | [D:] Setup time for incoming data | 1.5  |      | ns   | 1     |
| F2     | [D:] Hold time for incoming data  | 1    | —    | ns   | —     |

The setup specification here assumes the data learning feature is not used. If data learning is enabled, then TIS can be decreased by up to 2ns.

#### i.MX 8M Plus Applications Processor Datasheet for Industrial Products, Rev. 2.1, 07/2023

1

#### **Electrical characteristics**



Figure 39. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1, 0x2

#### NOTE

Timing shown is based on the memory generating read data on the SCK falling edge, and FlexSPI controller sampling read data on the falling edge.

### 3.8.12.1.2 SDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x3

There are two cases when the memory provides both read data and the read strobe in SDR mode:

- A1—Memory generates both read data and read strobe on SCK rising edge (or falling edge)
- A2—Memory generates read data on SCK falling edge and generates read strobe on SCK rising edge

#### Table 58. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (Case A1)

| Symbol | Parameter                                 | Parameter Min. Max. |     | Unit |
|--------|-------------------------------------------|---------------------|-----|------|
| -      | [D:] Frequency of operation               | _                   | 166 | MHz  |
| F3     | [D:] Time from SCK to data valid          | _                   | _   | ns   |
| F4     | [D:] Time from SCK to DQS                 | _                   | _   | ns   |
| —      | [D:] Time delta between TSCKD and TSCKDQS | -2                  | 2   | ns   |





## NOTE

Timing shown is based on the memory generating read data and read strobe on the SCK rising edge. The FlexSPI controller samples read data on the DQS falling edge.

| Symbol | Parameter                                 | Min. | Min. Max. |     |
|--------|-------------------------------------------|------|-----------|-----|
| -      | [D:] Frequency of operation               | —    | 166       | MHz |
| F5     | [D:] Time from SCK to data valid          | _    | _         | ns  |
| F6     | [D:] Time from SCK to DQS                 | _    | _         | ns  |
| _      | [D:] Time delta between TSCKD and TSCKDQS | -2   | 2         | ns  |

Table 59. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (Case A2)



#### Figure 41. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (Case A2)

NOTE

Timing shown is based on the memory generating read data on the SCK falling edge and read strobe on the SCK rising edge. The FlexSPI controller samples read data on a half-cycle delayed DQS falling edge.

#### 3.8.12.1.3 DDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1, 0x2

#### Table 60. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x0

| Symbol | Parameter                         | Min. | Max. | Unit | Notes |
|--------|-----------------------------------|------|------|------|-------|
| —      | [D:] Frequency of operation       | _    | 33   | MHz  | _     |
| F1     | [D:] Setup time for incoming data | 8.67 | _    | ns   | 1     |
| F2     | [D:] Hold time for incoming data  | 0    | —    | ns   | _     |

The setup specification here assumes the data learning feature is not used. If data learning is enabled, then TIS can be decreased by up to 2ns.

| Symbol | Symbol Parameter                  |     | Max. | Unit | Notes |
|--------|-----------------------------------|-----|------|------|-------|
| —      | [D:] Frequency of operation       | _   | 66   | MHz  | _     |
| F1     | [D:] Setup time for incoming data | 1.5 | _    | ns   | 1     |
| F2     | [D:] Hold time for incoming data  | 1   | —    | ns   | _     |

<sup>1</sup> The setup specification here assumes the data learning feature is not used. If data learning is enabled, then TIS can be decreased by up to 2ns.

#### i.MX 8M Plus Applications Processor Datasheet for Industrial Products, Rev. 2.1, 07/2023

1

#### **Electrical characteristics**



Figure 42. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1, 0x2

### 3.8.12.1.4 DDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x3

| Table 62. FlexSPI inr | out timing in DDF | R mode where FlexSPI <i>n</i> _ | MCROIRXCLKS | RC1 = 0x3 ( | (Case 1) |
|-----------------------|-------------------|---------------------------------|-------------|-------------|----------|
|                       |                   |                                 |             |             |          |

| Symbol                                  | Parameter Min.                            |      | Max. | Unit |
|-----------------------------------------|-------------------------------------------|------|------|------|
| —                                       | [D:] Frequency of operation               | _    | 166  | MHz  |
| Т <sub>SCKD</sub>                       | [D:] Time from SCK to data valid          | _    | _    | ns   |
| T <sub>SCKDQS</sub>                     | [D:] Time from SCK to DQS                 | _    | _    | ns   |
| T <sub>SCKD -</sub> T <sub>SCKDQS</sub> | [D:] Time delta between TSCKD and TSCKDQS | -0.6 | 0.6  | ns   |





## 3.8.12.2 FlexSPI output/write timing

The following sections describe output signal timing for the FlexSPI controller including control signals and data outputs.

#### 3.8.12.2.1 SDR mode

| Symbol          | Parameter                                | Min. | Max. | Unit |
|-----------------|------------------------------------------|------|------|------|
| -               | [D:] Frequency of operation <sup>1</sup> | —    | 166  | MHz  |
| Т <sub>СК</sub> | [D:] SCK clock period                    | 6.02 |      | ns   |

Table 63. FlexSPI output timing in SDR mode

| Symbol           | Parameter                          | Min.                    | Max. | Unit |
|------------------|------------------------------------|-------------------------|------|------|
| T <sub>DSO</sub> | [D:] Output data setup time        | 2                       | —    | ns   |
| T <sub>DHO</sub> | [D:] Output data hold time         | 2                       | _    | ns   |
| T <sub>CSS</sub> | [D:] Chip select output setup time | 3 х Т <sub>СК</sub> - 1 | _    | ns   |
| T <sub>CSH</sub> | [D:] Chip select output hold time  | 3 x T <sub>CK</sub> - 1 | -    | ns   |

Table 63. FlexSPI output timing in SDR mode (continued)

The actual maximum frequency supported is limited by the FlexSPIn\_MCR0[RXCLKSRC] configuration used. See the FlexSPI SDR input timing specifications.

#### NOTE

T<sub>CSS</sub> and T<sub>CSH</sub> are configured by the FlexSPI*n*\_FLSHAxCR1 register, the default values are shown above. See the *i.MX 8M Plus Applications Processor Reference Manual* (IMX8MPRM) for more details.



Figure 44. FlexSPI output timing in SDR mode

#### 3.8.12.2.2 DDR mode

| Symbol           | Parameter                                | Min.                        | Max. | Unit |
|------------------|------------------------------------------|-----------------------------|------|------|
| —                | [D:] Frequency of operation <sup>1</sup> | —                           | 166  | MHz  |
| Т <sub>СК</sub>  | [D:] SCK clock period                    | 6.02                        | _    | ns   |
| T <sub>DSO</sub> | [D:] Output data setup time              | _                           | 0.6  | ns   |
| T <sub>DHO</sub> | [D:] Output data hold time               | 0.6                         | _    | ns   |
| T <sub>CSS</sub> | [D:] Chip select output setup time       | 3 x T <sub>CK</sub> - 1.075 | _    | ns   |
| T <sub>CSH</sub> | [D:] Chip select output hold time        | 3 x T <sub>CK</sub> - 1.075 | —    | ns   |

<sup>1</sup> The actual maximum frequency supported is limited by the FlexSPIn\_MCR0[RXCLKSRC] configuration used. See the FlexSPI SDR input timing specifications.

#### NOTE

T<sub>CSS</sub> and T<sub>CSH</sub> are configured by the FlexSPI*n*\_FLSHAxCR1 register, the default values are shown above. See the *i.MX 8M Plus Applications Processor Reference Manual* (IMX8MPRM) for more details.



Figure 45. FlexSPI output timing in DDR mode

## 3.8.13 SAI/I2S switching specifications

This section provides the AC timings for the SAI in Master (clocks driven) and Slave (clocks input) modes. All timings are given for non inverted serial clock polarity (SAI\_TCR[TSCKP] = 0, SAI\_RCR[RSCKP] = 0) and non inverted frame sync (SAI\_TCR[TFSI] = 0, SAI\_RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (SAI\_BCLK) and/or the frame sync (SAI\_FS) shown in the figures below.

| Num | Characteristic                             | Min | Мах | Unit        |
|-----|--------------------------------------------|-----|-----|-------------|
| S1  | SAI_MCLK cycle time                        | 20  | —   | ns          |
| S2  | SAI_MCLK pulse width high/low              | 40% | 60% | MCLK period |
| S3  | SAI_BCLK cycle time                        | 20  | —   | ns          |
| S4  | SAI_BCLK pulse width high/low              | 40% | 60% | BCLK period |
| S5  | SAI_BCLK to SAI_FS output valid            | _   | 2   | ns          |
| S6  | SAI_BCLK to SAI_FS output invalid          | 0   | —   | ns          |
| S7  | SAI_BCLK to SAI_TXD valid                  | —   | 2   | ns          |
| S8  | SAI_BCLK to SAI_TXD invalid                | 0   | —   | ns          |
| S9  | SAI_RXD/SAI_FS input setup before SAI_BCLK | 2   | —   | ns          |
| S10 | SAI_RXD/SAI_FS input hold after SAI_BCLK   | 0   | —   | ns          |

<sup>1</sup> To achieve 50 MHz for BCLK operation, the following configuration must be used. In TX, configure BCI=0 in SAI TCR2 register and FSD=1 in SAI TCR4 register and in RX, configure BCI=1 in SAI TCR2 register and FSD=0 in SAI TCR4 register.

| Table 66. Master mode SAI timing (25) | 5 MHz) |
|---------------------------------------|--------|
|---------------------------------------|--------|

| Num | Characteristic                | Min | Мах | Unit        |
|-----|-------------------------------|-----|-----|-------------|
| S1  | SAI_MCLK cycle time           | 40  | _   | ns          |
| S2  | SAI_MCLK pulse width high/low | 40% | 60% | MCLK period |
| S3  | SAI_BCLK cycle time           | 40  | _   | ns          |
| S4  | SAI_BCLK pulse width high/low | 40% | 60% | BCLK period |

| Num | Characteristic                             | Min | Мах | Unit |
|-----|--------------------------------------------|-----|-----|------|
| S5  | SAI_BCLK to SAI_FS output valid            | —   | 2   | ns   |
| S6  | SAI_BCLK to SAI_FS output invalid          | 0   | —   | ns   |
| S7  | SAI_BCLK to SAI_TXD valid                  | —   | 2   | ns   |
| S8  | SAI_BCLK to SAI_TXD invalid                | 0   | _   | ns   |
| S9  | SAI_RXD/SAI_FS input setup before SAI_BCLK | 12  | _   | ns   |
| S10 | SAI_RXD/SAI_FS input hold after SAI_BCLK   | 0   | _   | ns   |

#### Table 66. Master mode SAI timing (25 MHz) (continued)



#### Figure 46. SAI timing—Master modes

### Table 67. Slave mode SAI timing (50 MHz)<sup>1</sup>

| Num | Characteristic Min                    |     | Мах | Unit        |
|-----|---------------------------------------|-----|-----|-------------|
| S11 | SAI_BCLK cycle time (input)           | 20  | _   | ns          |
| S12 | SAI_BCLK pulse width high/low (input) | 40% | 60% | BCLK period |
| S13 | SAI_FS input setup before SAI_BCLK    | 2   | _   | ns          |
| S14 | SAI_FA input hold after SAI_BCLK      | 2   | _   | ns          |
| S17 | SAI_RXD setup before SAI_BCLK         | 2   | _   | ns          |
| S18 | SAI_RXD hold after SAI_BCLK           | 2   | _   | ns          |

<sup>1</sup> TX does not support 50 MHz operation in Slave mode. To achieve 50 MHz BCLK in RX, configure BCI=1 in SAI TCR2 register and FSD=0 in SAI TCR4 register.

#### **Electrical characteristics**

| Num | Characteristic                            | Min | Мах | Unit        |
|-----|-------------------------------------------|-----|-----|-------------|
| S11 | SAI_BCLK cycle time (input)               | 40  | —   | ns          |
| S12 | SAI_BCLK pulse width high/low (input)     | 40% | 60% | BCLK period |
| S13 | SAI_FS input setup before SAI_BCLK        | 12  | _   | ns          |
| S14 | SAI_FA input hold after SAI_BCLK          | 2   | _   | ns          |
| S15 | SAI_BCLK to SAI_TXD/SAI_FS output valid   | _   | 7   | ns          |
| S16 | SAI_BCLK to SAI_TXD/SAI_FS output invalid | 0   | _   | ns          |
| S17 | SAI_RXD setup before SAI_BCLK             | 12  | —   | ns          |
| S18 | SAI_RXD hold after SAI_BCLK               | 2   | —   | ns          |

#### Table 68. Slave mode SAI timing (25 MHz)



Figure 47. SAI Timing — Slave Modes

## 3.8.14 SPDIF timing parameters

The Sony/Philips Digital Interconnect Format (SPDIF) data is sent using the bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal.

Table 69, Figure 48, and Figure 49 show SPDIF timing parameters for the Sony/Philips Digital Interconnect Format (SPDIF), including the timing of the modulating Rx clock (SPDIF\_SR\_CLK) for SPDIF in Rx mode and the timing of the modulating Tx clock (SPDIF\_ST\_CLK) for SPDIF in Tx mode.

**Electrical characteristics** 

| Parameter                                                                                | Symbol  | Timing Para | neter Range         | Unit |
|------------------------------------------------------------------------------------------|---------|-------------|---------------------|------|
| r di dilletei                                                                            | Symbol  | Min         | Max                 |      |
| SPDIF_IN Skew: asynchronous inputs, no specs apply                                       | —       | _           | 0.7                 | ns   |
| SPDIF_OUT output (Load = 50 pf)<br>• Skew<br>• Transition rising<br>• Transition falling |         | _<br>_<br>_ | 1.5<br>24.2<br>31.3 | ns   |
| SPDIF_OUT output (Load = 30 pf)<br>• Skew<br>• Transition rising<br>• Transition falling |         | _<br>_<br>_ | 1.5<br>13.6<br>18.0 | ns   |
| Modulating Rx clock (SPDIF_SR_CLK) period                                                | srckp   | 40.0        |                     | ns   |
| SPDIF_SR_CLK high period                                                                 | srckph  | 16.0        |                     | ns   |
| SPDIF_SR_CLK low period                                                                  | srckpl  | 16.0        |                     | ns   |
| Modulating Tx clock (SPDIF_ST_CLK) period                                                | stclkp  | 40.0        |                     | ns   |
| SPDIF_ST_CLK high period                                                                 | stclkph | 16.0        |                     | ns   |
| SPDIF_ST_CLK low period                                                                  | stclkpl | 16.0        | _                   | ns   |

#### Table 69. SPDIF timing parameters



## Figure 48. SPDIF\_SR\_CLK timing diagram





## 3.8.15 UART I/O configuration and timing parameters

## 3.8.15.1 UART RS-232 I/O configuration in different modes

The i.MX 8M Plus UART interfaces can serve both as DTE or DCE device. This can be configured by the DCEDTE control bit (default 0—DCE mode). Table 70 shows the UART I/O configuration based on the enabled mode.

| Port              |           | DTE Mode                    |           | DCE Mode                    |
|-------------------|-----------|-----------------------------|-----------|-----------------------------|
| Port              | Direction | Description                 | Direction | Description                 |
| UARTx_RTS_B       | Output    | UARTx_RTS_B from DTE to DCE | Input     | UARTx_RTS_B from DTE to DCE |
| UARTx_CTS_B       | Input     | UARTx_CTS_B from DCE to DTE | Output    | UARTx_CTS_B from DCE to DTE |
| UARTx_TX_ DATA    | Input     | Serial data from DCE to DTE | Output    | Serial data from DCE to DTE |
| UARTx_RX<br>_DATA | Output    | Serial data from DTE to DCE | Input     | Serial data from DTE to DCE |

Table 70. UART I/O configuration vs. mode

## 3.8.15.2 UART RS-232 Serial mode timing

This section describes the electrical information of the UART module in the RS-232 mode.

### 3.8.15.2.1 UART transmitter

Figure 50 depicts the transmit timing of UART in the RS-232 Serial mode, with 8 data bit/1 stop bit format. Table 71 lists the UART RS-232 Serial mode transmit timing characteristics.



Figure 50. UART RS-232 Serial mode transmit timing diagram

| Table 71. | RS-232 Serial mo | le transmit timing parameters |
|-----------|------------------|-------------------------------|
|-----------|------------------|-------------------------------|

| ID  | Parameter         | Symbol            | Min                                                                       | Мах                                             | Unit |
|-----|-------------------|-------------------|---------------------------------------------------------------------------|-------------------------------------------------|------|
| UA1 | Transmit Bit Time | t <sub>Tbit</sub> | 1/F <sub>baud_rate</sub> <sup>1</sup> - T <sub>ref_clk</sub> <sup>2</sup> | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _    |

<sup>1</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

<sup>2</sup> T<sub>ref clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider).

## 3.8.15.2.2 UART receiver

Figure 51 depicts the RS-232 Serial mode receive timing with 8 data bit/1 stop bit format. Table 72 lists Serial mode receive timing characteristics.



Figure 51. UART RS-232 Serial mode receive timing diagram

| ID  | Parameter                     | Symbol            | Min                                                                         | Мах                                                            | Unit |
|-----|-------------------------------|-------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|------|
| UA2 | Receive Bit Time <sup>1</sup> | t <sub>Rbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> - 1/(16<br>x F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> +<br>1/(16 x F <sub>baud_rate</sub> ) | —    |

Table 72. RS-232 Serial mode receive timing parameters

<sup>1</sup> The UART receiver can tolerate 1/(16 x F<sub>baud\_rate</sub>) tolerance in each bit. But accumulation tolerance in one frame must not exceed 3/(16 x F<sub>baud\_rate</sub>).

<sup>2</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

## 3.8.16 USB PHY parameters

The USB PHY parameters meet the electrical compliance requirements listed as following:

- Universal Serial Bus Revision 3.0 Specification (including ECNs and errata), On-The-Go and Embedded Host Supplement to the USB 3.0 Specification (including ECNS and Errata)
- Universal Serial Bus Revision 2.0 Specification (including ECNs and errata), On-The-Go and Embedded Host Supplement to the Universal Serial Bus Revision 2.0 Specification (including ECNs and errata)

## 3.8.16.1 Pad/Package/Board connections

The USBx\_VBUS pin cannot directly connect to 5 V VBUS voltage on the USB2.0 link, each USBx\_VBUS pin must be isolated by an external 30 K $\Omega$  1% precision resistor if connects to 5 V VBUS.

The USB 2.0 PHY uses USBx\_TXRTUNE and an external resistor to calibrate the USBx\_DP/DN 45  $\Omega$  source impedance. The external resistor value is 200  $\Omega$  1% precision on each of USBx\_TXRTUNE pad to ground.

## 3.8.16.2 USB PHY worst power consumption

Table 73 shows the USB 2.0 PHY worst power dissipation.

#### **Electrical characteristics**

| Mode    | VDD_USB_0P8 |    | VDD_USB_3P3 |    | VDD_USB_1P8 |    | Total Power |    |
|---------|-------------|----|-------------|----|-------------|----|-------------|----|
| HS TX   | 8.286       |    | 4.63        |    | 23.409      |    | 70.448      |    |
| FS TX   | 6.767       |    | 12.52       |    | 5.968       |    | 63.22       |    |
| LS TX   | 7.001       | mA | 13.58       | mA | 6.224       | mA | 67.779      | mW |
| Suspend | 0.752       |    | 0.164       |    | 0.106       |    | 1.465       |    |
| Sleep   | 0.761       |    | 0.163       |    | 0.106       |    | 1.472       |    |

Table 73. USB 2.0 PHY worst power dissipation

## 4 Boot mode configuration

This section provides information on Boot mode configuration pins allocation and boot devices interfaces allocation.

## 4.1 Boot mode configuration pins

Table 74 provides boot options, functionality, fuse values, and associated pins. Several input pins are also sampled at reset and can be used to override fuse values, depending on the value of BT\_FUSE\_SEL fuse. The boot option pins are in effect when BT\_FUSE\_SEL fuse is '0' (cleared, which is the case for an unblown fuse). For detailed Boot mode options configured by the Boot mode pins, see the "System Boot, Fusemap, and eFuse" chapter in the *i.MX 8M Plus Applications Processor Reference Manual* (IMX8MPRM).

| Interface  | IP instance | Allocated pads during boot | Comment             |
|------------|-------------|----------------------------|---------------------|
| BOOT_MODE0 | Input       | ccmsrcgpcmix.BOOT_MODE[0]  | Boot mode selection |
| BOOT_MODE1 | Input       | ccmsrcgpcmix.BOOT_MODE[1]  |                     |
| BOOT_MODE2 | Input       | ccmsrcgpcmix.BOOT_MODE[2]  |                     |
| BOOT_MODE3 | Input       | ccmsrcgpcmix.BOOT_MODE[3]  |                     |

Table 74. Fuses and associated pins used for boot

## 4.2 Boot device interface allocation

Table 75 lists the interfaces that can be used by the boot process in accordance with the specific Boot mode configuration. The table also describes the interface's specific modes and IOMUXC allocation, which are configured during boot when appropriate.

| Interface  | IP Instance | Allocated Pads During Boot                                                                                                                                                                                        | Comment                                                              |
|------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| SPI        | ECSPI-1     | ECSPI1_SCLK, ECSPI1_MOSI, ECSPI1_MISO,<br>ECSPI1_SS0                                                                                                                                                              | The chip-select pin used depends on the fuse "CS select (SPI only)". |
| SPI        | ECSPI-2     | ECSPI2_SCLK, ECSPI2_MOSI, ECSPI2_MISO,<br>ECSPI2_SS0                                                                                                                                                              | The chip-select pin used depends on the fuse "CS select (SPI only)". |
| SPI        | ECSPI-3     | UART1_RXD, UART1_TXD, UART2_RXD,<br>UART2_TXD                                                                                                                                                                     | The chip-select pin used depends on the fuse "CS select (SPI only)". |
| NAND Flash | GPMI        | NAND_ALE, NAND_CE0_B, NAND_CLE,<br>NAND_DATA00, NAND_DATA01,<br>NAND_DATA02, NAND_DATA03,<br>NAND_DATA04, NAND_DATA05,<br>NAND_DATA06, NAND_DATA07, NAND_DQS,<br>NAND_RE_B, NAND_READY_B, NAND_WE_B,<br>NAND_WP_B | 8-bit, only CS0 is supported.                                        |

Table 75. Interface allocation during boot

#### Boot mode configuration

| Interface | IP Instance | Allocated Pads During Boot                                                                                                                                                                                        | Comment           |
|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| SD/MMC    | USDHC-1     | GPIO1_IO03, GPIO1_IO06, GPIO1_IO07,<br>SD1_RESET_B, SD1_CLK, SD1_CMD,<br>SD1_STROBE, SD1_DATA0, SD1_DATA1,<br>SD1_DATA2, SD1_DATA3, SD1_DATA4,<br>SD1_DATA5, SD1_DATA6, SD1_DATA7                                 | 1, 4, or 8-bit    |
| SD/MMC    | USDHC-2     | GPIO1_IO04, GPIO1_IO08, GPIO1_IO07,<br>SD2_RESET_B, SD2_WP, SD2_CLK, SD2_CMD,<br>SD2_DATA0, SD2_DATA1, SD2_DATA2,<br>SD2_DATA3                                                                                    | 1 or 4-bit        |
| SD/MMC    | USDHC-3     | NAND_CE1_B, NAND_CE2_B, NAND_CE3_B,<br>NAND_CLE, NAND_DATA02, NAND_DATA03,<br>NAND_DATA04, NAND_DATA05,<br>NAND_DATA06, NAND_DATA07, NAND_RE_B,<br>NAND_READY_B, NAND_WE_B, NAND_WP_B                             | 1, 4, or 8-bit    |
| FlexSPI   | FlexSPI     | NAND_ALE, NAND_CE0_B, NAND_CE1_B,<br>NAND_CE2_B, NAND_CE3_B, NAND_CLE,<br>NAND_DATA00, NAND_DATA01,<br>NAND_DATA02, NAND_DATA03,<br>NAND_DATA04, NAND_DATA05,<br>NAND_DATA06, NAND_DATA07, NAND_DQS,<br>NAND_RE_B | For FlexSPI flash |
| USB       | USB1, USB2  | Dedicated USB pins                                                                                                                                                                                                | —                 |

This section includes the contact assignment information and mechanical package drawing.

## 5.1 15 x 15 mm package information

## 5.1.1 15 x 15 mm, 0.5 mm pitch, ball matrix

Figure 52 shows the top, bottom, and side views of the  $15 \times 15$  mm FCBGA package.



Figure 52. 15 X 15 MM BGA, case x package top, bottom, and side views

# 5.1.2 15 x 15 mm supplies contact assignments and functional contact assignments

Table 76 shows supplies contact assignments for the 15 x 15 mm package.

| Supply Rail Name     | Ball(s) Position(s)                                                               | Remark                               |
|----------------------|-----------------------------------------------------------------------------------|--------------------------------------|
| NVCC_CLK             | R22                                                                               | Supply for CLK interface             |
| NVCC_DRAM            | J8, J10, L8, N8, R8, U8, W8, AA8, AA10                                            | Supply for DRAM interface            |
| NVCC_ECSPI_HDMI      | AA14                                                                              | Supply for ESCPI and HDMI interfaces |
| NVCC_ENET            | AA24                                                                              | Supply for ENET interface            |
| NVCC_GPIO            | J11                                                                               | Supply for GPIO interface            |
| NVCC_I2C_UART        | Y10                                                                               | Supply for I2C and UART interfaces   |
| NVCC_JTAG            | K11                                                                               | Supply for JTAG interface            |
| NVCC_NAND            | U22                                                                               | Supply for NAND interface            |
| NVCC_SAI1_SAI5       | Y11                                                                               | Supply for SAI interface             |
| NVCC_SAI2_SAI3_SPDIF | AA11                                                                              | Supply for SAI and SPDIF interfaces  |
| NVCC_SD1             | U24                                                                               | Supply for SDHC1 interface           |
| NVCC_SD2             | W24                                                                               | Supply for SDHC2 interface           |
| NVCC_SNVS_1P8        | R24                                                                               | Supply for SNVS interface            |
| PVCC0_1P8            | J16                                                                               | Digital IO pre-drive                 |
| PVCC1_1P8            | AA19                                                                              | Digital IO pre-drive                 |
| PVCC2_1P8            | AA16                                                                              | Digital IO pre-drive                 |
| VDD_24M_XTAL_1P8     | L22                                                                               | Supply for XTAL                      |
| VDD_ANA0_1P8         | J20                                                                               | Supply for Analog logic              |
| VDD_ANA1_0P8         | R21                                                                               | Supply for Analog logic              |
| VDD_ANA1_1P8         | N22                                                                               | Supply for Analog logic              |
| VDD_ANA2_1P8         | Y20                                                                               | Supply for Analog logic              |
| VDD_ARM              | T14, V16, W12, W13, W17, Y14, Y15, Y16,<br>T16, U12, U13, U14, U15, U16, U17, V14 | Supply for Arm Core                  |
| VDD_ARM_PLL_0P8      | W21                                                                               | Supply for ARM PLL                   |
| VDD_ARM_PLL_1P8      | Y19                                                                               | Supply for ARM PLL                   |
| VDD_AVPLL_1P8        | W19                                                                               | Supply for AV PLL                    |
| VDD_DRAM_PLL_0P8     | R9                                                                                | Supply for DRAM PLL                  |
| VDD_DRAM_PLL_1P8     | R6                                                                                | Supply for DRAM PLL                  |
| VDD_EARC_1P8         | AA20                                                                              | Supply for EARC interface            |

#### Table 76. i.MX 8M Plus 15 x 15 mm supplies contact assignments

| VDD_HDMI_0P8     | W22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for HDMI interface |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| VDD_HDMI_1P8     | AA22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Supply for HDMI interface |
| VDD_LVDS_1P8     | J22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for LVDS           |
| VDD_MIPI_0P8     | K16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for MIPI PHY       |
| VDD_MIPI_1P2_CAP | F20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for MIPI PHY       |
| VDD_MIPI_1P8     | К20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for MIPI PHY       |
| VDD_PCI_0P8      | К15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for PCIe PHY       |
| VDD_PCI_1P8      | К19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for PCIe PHY       |
| VDD_SAI_PLL_0P8  | U21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for SAI PLL        |
| VDD_SAI_PLL_1P8  | W18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for SAI PLL        |
| VDD_SNVS_0P8_CAP | N26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for SNVS logic     |
| VDD_SOC          | K10, L9, L10, L11, L12, L13, L17, L18, L19,<br>L20, L21, M14, M16, N9, N10, N12, N13, N14,<br>N15, N16, N17, N18, N20, N21, P14, P16,<br>R10, R20, U9, U10, U20, W9, W10, W11, W20                                                                                                                                                                                                                                                                                                                                                                                                                       | Supply for SOC logic      |
| VDD_USB_0P8      | К14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for USB PHY        |
| VDD_USB_1P8      | J19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for USB PHY        |
| VDD_USB_3P3      | J14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Supply for USB PHY        |
| VSS              | A1, A29, C4, C6, C8, C10, C12, C14, C16,<br>C18, C20, C22, C24, C26, E3, E27, G3, G6,<br>G24, G27, H8, H10, H12, H14, H16, H18, H20,<br>H22, J3, J7, J23, J27, L3, L7, L14, L16, L23,<br>L27, M11, M19, N3, N7, N11, N19, N23, N27,<br>P11, P19, R3, R7, R11, R12, R13, R14, R16,<br>R17, R18, R19, R23, R27, T11, T19, U3, U7,<br>U11, U18, U19, U23, U27, V11, V19, W3, W7,<br>W14, W16, W23, W27, AA3, AA7, AA23,<br>AA27, AB8, AB10, AB12, AB14, AB16, AB18,<br>AB20, AB22, AC3, AC6, AC24, AC27, AE3,<br>AE27, AG4, AG6, AG8, AG10, AG12, AG14,<br>AG16, AG18, AG20, AG22, AG24, AG26, AJ1,<br>AJ29 |                           |

#### Table 76. i.MX 8M Plus 15 x 15 mm supplies contact assignments (continued)

Table 77 shows an alpha-sorted list of functional contact assignments for the 15 x 15 mm package.

|            |      |             |           |         | Reset conditio                | n                       |
|------------|------|-------------|-----------|---------|-------------------------------|-------------------------|
| Ball Name  | Ball | Power group | Ball type | Default | Default function              | Input/<br>Output status |
| BOOT_MODE0 | G10  | NVCC_JTAG   | GPIO      | ALT0    | ccmsrcgpcmix.BO<br>OT_MODE[0] | Input with PD           |
| BOOT_MODE1 | F8   | NVCC_JTAG   | GPIO      | ALT0    | ccmsrcgpcmix.BO<br>OT_MODE[1] | Input with PD           |
| BOOT_MODE2 | G8   | NVCC_JTAG   | GPIO      | ALT0    | ccmsrcgpcmix.BO<br>OT_MODE[2] | Input with PD           |
| BOOT_MODE3 | G12  | NVCC_JTAG   | GPIO      | ALT0    | ccmsrcgpcmix.BO<br>OT_MODE[3] | Input with PD           |
| CLKIN1     | K28  | NVCC_CLK    | GPIO      | —       | _                             | Input with PD           |
| CLKIN2     | L28  | NVCC_CLK    | GPIO      | —       | _                             | Input with PD           |
| CLKOUT1    | K29  | NVCC_CLK    | GPIO      | —       | _                             | Output low              |
| CLKOUT2    | L29  | NVCC_CLK    | GPIO      | —       | _                             | Output low              |
| DRAM_AC00  | J6   | NVCC_DRAM   | DDR       | —       | _                             | Output low              |
| DRAM_AC01  | G5   | NVCC_DRAM   | DDR       | —       | _                             | Output low              |
| DRAM_AC02  | N6   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC03  | J4   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC04  | M1   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC05  | M2   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC06  | G4   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC07  | J5   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC08  | L6   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC09  | L4   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC10  | E4   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC11  | D4   | NVCC_DRAM   | DDR       | —       | _                             | Input                   |
| DRAM_AC12  | N4   | NVCC_DRAM   | DDR       | -       | _                             | Input                   |
| DRAM_AC13  | N5   | NVCC_DRAM   | DDR       | _       | _                             | Input                   |
| DRAM_AC14  | L5   | NVCC_DRAM   | DDR       | _       | _                             | Input                   |
| DRAM_AC15  | R5   | NVCC_DRAM   | DDR       | -       | _                             | Input                   |
| DRAM_AC16  | N1   | NVCC_DRAM   | DDR       | -       | _                             | Input                   |
| DRAM_AC17  | N2   | NVCC_DRAM   | DDR       | -       | _                             | Input                   |
| DRAM_AC19  | P2   | NVCC_DRAM   | DDR       | -       | —                             | Input                   |

Table 77. 15 x 15 mm functional contact assignments

|              |      |             |           |         | Reset condition  |                         |  |  |
|--------------|------|-------------|-----------|---------|------------------|-------------------------|--|--|
| Ball Name    | Ball | Power group | Ball type | Default | Default function | Input/<br>Output status |  |  |
| DRAM_AC20    | AA4  | NVCC_DRAM   | DDR       | _       |                  | Output low              |  |  |
| DRAM_AC21    | AA5  | NVCC_DRAM   | DDR       | _       |                  | Output low              |  |  |
| DRAM_AC22    | AA6  | NVCC_DRAM   | DDR       | —       |                  | Input                   |  |  |
| DRAM_AC23    | U4   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |
| DRAM_AC24    | V2   | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |
| DRAM_AC25    | V1   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC26    | P1   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC27    | R4   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC28    | W4   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC29    | W5   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC30    | AE4  | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC31    | AF4  | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC32    | U5   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC33    | U6   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC34    | U1   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC35    | U2   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC36    | W6   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC37    | AC4  | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_AC38    | AC5  | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_ALERT_N | T2   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |
| DRAM_DM0     | B2   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |
| DRAM_DM1     | H2   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |
| DRAM_DM2     | AB2  | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |
| DRAM_DM3     | AH2  | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |
| DRAM_DQ00    | B3   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |
| DRAM_DQ01    | A2   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |
| DRAM_DQ02    | E1   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |
| DRAM_DQ03    | F2   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |
| DRAM_DQ04    | E2   | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |
| DRAM_DQ05    | C1   | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |
| DRAM_DQ06    | C2   | NVCC_DRAM   | DDR       | _       | —                | Input                   |  |  |

Table 77. 15 x 15 mm functional contact assignments (continued)

|             |      |             |           |         | Reset condition  | on                      |  |  |  |  |
|-------------|------|-------------|-----------|---------|------------------|-------------------------|--|--|--|--|
| Ball Name   | Ball | Power group | Ball type | Default | Default function | Input/<br>Output status |  |  |  |  |
| DRAM_DQ07   | B1   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ08   | G1   | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ09   | H1   | NVCC_DRAM   | DDR       | —       | _                | Input                   |  |  |  |  |
| DRAM_DQ10   | K1   | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ11   | K2   | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ12   | L2   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ13   | L1   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ14   | G2   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ15   | F1   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ16   | AC1  | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ17   | AB1  | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ18   | W2   | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ19   | Y2   | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ20   | Y1   | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ21   | W1   | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ22   | AC2  | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ23   | AD1  | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ24   | AH3  | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ25   | AJ2  | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ26   | AE1  | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ27   | AD2  | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ28   | AE2  | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ29   | AG1  | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQ30   | AG2  | NVCC_DRAM   | DDR       | _       |                  | Input                   |  |  |  |  |
| DRAM_DQ31   | AH1  | NVCC_DRAM   | DDR       | _       | _                | Input                   |  |  |  |  |
| DRAM_DQS0_N | D1   | NVCC_DRAM   | DDRCLK    | _       | _                | Input                   |  |  |  |  |
| DRAM_DQS0_P | D2   | NVCC_DRAM   |           | _       | _                | Input                   |  |  |  |  |
| DRAM_DQS1_N | J1   | NVCC_DRAM   | DDRCLK    | _       | _                | Input                   |  |  |  |  |
| DRAM_DQS1_P | J2   | NVCC_DRAM   |           | _       | _                | Input                   |  |  |  |  |
| DRAM_DQS2_N | AA1  | NVCC_DRAM   | DDRCLK    | _       | _                | Input                   |  |  |  |  |
| DRAM_DQS2_P | AA2  | NVCC_DRAM   |           | _       | —                | Input                   |  |  |  |  |

Table 77. 15 x 15 mm functional contact assignments (continued)

| Table 77. 15 x 15 mm functional contact assignments (continued) |
|-----------------------------------------------------------------|
|-----------------------------------------------------------------|

|              |      |                 |           |              | Reset condition  | on                      |  |  |  |  |
|--------------|------|-----------------|-----------|--------------|------------------|-------------------------|--|--|--|--|
| Ball Name    | Ball | Power group     | Ball type | Default      | Default function | Input/<br>Output status |  |  |  |  |
| DRAM_DQS3_N  | AF1  | NVCC_DRAM       | DDRCLK    | —            |                  | Input                   |  |  |  |  |
| DRAM_DQS3_P  | AF2  | NVCC_DRAM       | _         | —            |                  | Input                   |  |  |  |  |
| DRAM_RESET_N | T1   | NVCC_DRAM       | DDR       | —            |                  | Output                  |  |  |  |  |
| DRAM_VREF    | R2   | NVCC_DRAM       | DDR       | —            |                  | —                       |  |  |  |  |
| DRAM_ZN      | R1   | NVCC_DRAM       | DDR       | —            |                  | Input                   |  |  |  |  |
| EARC_AUX     | AH23 | VDD_EARC_1P8    | PHY       | —            |                  | Input with PD           |  |  |  |  |
| EARC_N_HPD   | AH22 | VDD_EARC_1P8    | PHY       | _            |                  | Output                  |  |  |  |  |
| EARC_P_UTIL  | AJ23 | VDD_EARC_1P8    | PHY       | _            |                  | Output                  |  |  |  |  |
| ECSPI1_MISO  | AD20 | NVCC_ECSPI_HDMI | GPIO      | ALT5         | gpio5.IO[8]      | Input with PD           |  |  |  |  |
| ECSPI1_MOSI  | AC20 | NVCC_ECSPI_HDMI | GPIO      | ALT5         | gpio5.IO[7]      | Input with PD           |  |  |  |  |
| ECSPI1_SCLK  | AF20 | NVCC_ECSPI_HDMI | GPIO      | ALT5         | gpio5.IO[6]      | Input with PD           |  |  |  |  |
| ECSPI1_SS0   | AE20 | NVCC_ECSPI_HDMI | GPIO      | ALT5         | gpio5.IO[9]      | Input with PD           |  |  |  |  |
| ECSPI2_MISO  | AH20 | NVCC_ECSPI_HDMI | GPIO      | ALT5         | gpio5.IO[12]     | Input with PD           |  |  |  |  |
| ECSPI2_MOSI  | AJ21 | NVCC_ECSPI_HDMI | GPIO      | ALT5         | gpio5.IO[11]     | Input with PD           |  |  |  |  |
| ECSPI2_SCLK  | AH21 | NVCC_ECSPI_HDMI | GPIO      | ALT5         | gpio5.IO[10]     | Input with PD           |  |  |  |  |
| ECSPI2_SS0   | AJ22 | NVCC_ECSPI_HDMI | GPIO      | ALT5         | gpio5.IO[13]     | Input with PD           |  |  |  |  |
| ENET_MDC     | AH28 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[16]     | Input with PD           |  |  |  |  |
| ENET_MDIO    | AH29 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[17]     | Input with PD           |  |  |  |  |
| ENET_RD0     | AG29 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[26]     | Input with PD           |  |  |  |  |
| ENET_RD1     | AG28 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[27]     | Input with PD           |  |  |  |  |
| ENET_RD2     | AF29 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[28]     | Input with PD           |  |  |  |  |
| ENET_RD3     | AF28 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[29]     | Input with PD           |  |  |  |  |
| ENET_RX_CTL  | AE28 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[24]     | Input with PD           |  |  |  |  |
| ENET_RXC     | AE29 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[25]     | Input with PD           |  |  |  |  |
| ENET_TD0     | AC25 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[21]     | Input with PD           |  |  |  |  |
| ENET_TD1     | AE26 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[20]     | Input with PD           |  |  |  |  |
| ENET_TD2     | AF26 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[19]     | Input with PD           |  |  |  |  |
| ENET_TD3     | AD24 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[18]     | Input with PD           |  |  |  |  |
| ENET_TX_CTL  | AF24 | NVCC_ENET       | GPIO      | ALT5         | gpio1.IO[22]     | Input with PD           |  |  |  |  |
| ENET_TXC     | AE24 | NVCC_ENET       | GPIO      | gpio1.IO[23] | Input with PD    |                         |  |  |  |  |
| GPIO1_IO00   | A7   | NVCC_GPIO       | GPIO      | ALT0         | gpio1.IO[0]      | Input with PD           |  |  |  |  |

|              |      |                      |           |         | Reset condition  | on                                                           |  |  |  |  |
|--------------|------|----------------------|-----------|---------|------------------|--------------------------------------------------------------|--|--|--|--|
| Ball Name    | Ball | Power group          | Ball type | Default | Default function | Input/<br>Output status                                      |  |  |  |  |
| GPI01_I001   | E8   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[1]      | Output low<br>during reset,<br>input with PD<br>after reset  |  |  |  |  |
| GPIO1_IO02   | B6   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[2]      | Input with PU                                                |  |  |  |  |
| GPIO1_IO03   | D6   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[3]      | Input with PD                                                |  |  |  |  |
| GPIO1_IO04   | E6   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[4]      | Input with PD                                                |  |  |  |  |
| GPIO1_IO05   | B4   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[5]      | Output high<br>during reset,<br>input with PU<br>after reset |  |  |  |  |
| GPIO1_IO06   | A3   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[6]      | Input with PD                                                |  |  |  |  |
| GPIO1_IO07   | F6   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[7]      | Input with PD                                                |  |  |  |  |
| GPIO1_IO08   | A8   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[8]      | Input with PD                                                |  |  |  |  |
| GPIO1_IO09   | B8   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[9]      | Input with PD                                                |  |  |  |  |
| GPIO1_IO10   | B7   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[10]     | Input with PD                                                |  |  |  |  |
| GPIO1_IO11   | D8   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[11]     | Input with PD                                                |  |  |  |  |
| GPIO1_IO12   | A5   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[12]     | Input with PD                                                |  |  |  |  |
| GPIO1_IO13   | A6   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[13]     | Input with PD                                                |  |  |  |  |
| GPIO1_IO14   | A4   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[14]     | Input with PD                                                |  |  |  |  |
| GPIO1_IO15   | B5   | NVCC_GPIO            | GPIO      | ALT0    | gpio1.IO[15]     | Input with PD                                                |  |  |  |  |
| HDMI_CEC     | AD22 | AD22 NVCC_ECSPI_HDMI | PHY       | ALT5    | gpio3.IO[28]     | Input with PD                                                |  |  |  |  |
| HDMI_DDC_SCL | AC22 | NVCC_ECSPI_HDMI      | PHY       | ALT5    | gpio3.IO[26]     | Input with PD                                                |  |  |  |  |
| HDMI_DDC_SDA | AF22 | NVCC_ECSPI_HDMI      | PHY       | ALT5    | gpio3.IO[27]     | Input with PD                                                |  |  |  |  |
| HDMI_HPD     | AE22 | NVCC_ECSPI_HDMI      | PHY       | ALT5    | gpio3.IO[29]     | Input with PD                                                |  |  |  |  |
| HDMI_REXT    | AJ28 | VDD_HDMI_1P8         | PHY       | —       | _                | —                                                            |  |  |  |  |
| HDMI_TX0_N   | AJ25 | VDD_HDMI_1P8         | PHY       | —       | _                | —                                                            |  |  |  |  |
| HDMI_TX0_P   | AH25 | VDD_HDMI_1P8         | PHY       | _       |                  | —                                                            |  |  |  |  |
| HDMI_TX1_N   | AJ26 | VDD_HDMI_1P8         | PHY       | _       |                  | —                                                            |  |  |  |  |
| HDMI_TX1_P   | AH26 | VDD_HDMI_1P8         | PHY       | _       |                  | —                                                            |  |  |  |  |
| HDMI_TX2_N   | AJ27 | VDD_HDMI_1P8         | PHY       | _       |                  |                                                              |  |  |  |  |
| HDMI_TX2_P   | AH27 | VDD_HDMI_1P8         | PHY       | _       |                  |                                                              |  |  |  |  |
| HDMI_TXC_N   | AJ24 | VDD_HDMI_1P8         | PHY       | _       | _                |                                                              |  |  |  |  |

#### Table 77. 15 x 15 mm functional contact assignments (continued)

|             |      |               |           |         | Reset conditio        | n                       |  |  |
|-------------|------|---------------|-----------|---------|-----------------------|-------------------------|--|--|
| Ball Name   | Ball | Power group   | Ball type | Default | Default function      | Input/<br>Output status |  |  |
| HDMI_TXC_P  | AH24 | VDD_HDMI_1P8  | PHY       | _       |                       | _                       |  |  |
| I2C1_SCL    | AC8  | NVCC_I2C_UART | GPIO      | ALT5    | gpio5.IO[14]          | Input with PD           |  |  |
| I2C1_SDA    | AH7  | NVCC_I2C_UART | GPIO      | ALT5    | gpio5.IO[15]          | Input with PD           |  |  |
| I2C2_SCL    | AH6  | NVCC_I2C_UART | GPIO      | ALT5    | gpio5.IO[16]          | Input with PD           |  |  |
| I2C2_SDA    | AE8  | NVCC_I2C_UART | GPIO      | ALT5    | gpio5.IO[17]          | Input with PD           |  |  |
| I2C3_SCL    | AJ7  | NVCC_I2C_UART | GPIO      | ALT5    | gpio5.IO[18]          | Input with PD           |  |  |
| I2C3_SDA    | AJ6  | NVCC_I2C_UART | GPIO      | ALT5    | gpio5.IO[19]          | Input with PD           |  |  |
| I2C4_SCL    | AF8  | NVCC_I2C_UART | GPIO      | ALT5    | gpio5.IO[20]          | Input with PD           |  |  |
| I2C4_SDA    | AD8  | NVCC_I2C_UART | GPIO      | ALT5    | gpio5.IO[21]          | Input with PD           |  |  |
| JTAG_MOD    | G20  | NVCC_JTAG     | GPIO      | ALT0    | cjtag_wrapper.MO<br>D | Input with PD           |  |  |
| JTAG_TCK    | G18  | NVCC_JTAG     | GPIO      | ALT0    | cjtag_wrapper.TC<br>K | Input with PU           |  |  |
| JTAG_TDI    | G16  | NVCC_JTAG     | GPIO      | ALT0    | cjtag_wrapper.TDI     | Input with PU           |  |  |
| JTAG_TDO    | F14  | NVCC_JTAG     | GPIO      | ALT0    | cjtag_wrapper.TD<br>O | Input with PU           |  |  |
| JTAG_TMS    | G14  | NVCC_JTAG     | GPIO      | ALT0    | cjtag_wrapper.TM<br>S | Input with PU           |  |  |
| LVDS0_CLK_N | G28  | VDD_LVDS_1P8  | PHY       | _       | _                     | _                       |  |  |
| LVDS0_CLK_P | F29  | VDD_LVDS_1P8  | PHY       | _       | _                     |                         |  |  |
| LVDS0_D0_N  | E28  | VDD_LVDS_1P8  | PHY       | _       | _                     | _                       |  |  |
| LVDS0_D0_P  | D29  | VDD_LVDS_1P8  | PHY       | _       | _                     |                         |  |  |
| LVDS0_D1_N  | F28  | VDD_LVDS_1P8  | PHY       | _       | _                     |                         |  |  |
| LVDS0_D1_P  | E29  | VDD_LVDS_1P8  | PHY       | _       | _                     |                         |  |  |
| LVDS0_D2_N  | H28  | VDD_LVDS_1P8  | PHY       | _       | _                     |                         |  |  |
| LVDS0_D2_P  | G29  | VDD_LVDS_1P8  | PHY       | _       | _                     | _                       |  |  |
| LVDS0_D3_N  | J28  | VDD_LVDS_1P8  | PHY       | _       | _                     | _                       |  |  |
| LVDS0_D3_P  | H29  | VDD_LVDS_1P8  | PHY       | _       | _                     | _                       |  |  |
| LVDS1_CLK_N | B28  | VDD_LVDS_1P8  | PHY       | _       | _                     | _                       |  |  |
| LVDS1_CLK_P | A28  | VDD_LVDS_1P8  | PHY       |         | _                     | _                       |  |  |
| LVDS1_D0_N  | B26  | VDD_LVDS_1P8  | PHY       | _       | —                     | _                       |  |  |
| LVDS1_D0_P  | A26  | VDD_LVDS_1P8  | PHY       | _       | _                     |                         |  |  |
|             |      |               |           | 1       |                       |                         |  |  |

Table 77. 15 x 15 mm functional contact assignments (continued)

|                 |                               |              |           |         | Reset condition  | on                      |  |  |  |  |
|-----------------|-------------------------------|--------------|-----------|---------|------------------|-------------------------|--|--|--|--|
| Ball Name       | Ball                          | Power group  | Ball type | Default | Default function | Input/<br>Output status |  |  |  |  |
| LVDS1_D1_N      | B27                           | VDD_LVDS_1P8 | PHY       | —       |                  | _                       |  |  |  |  |
| LVDS1_D1_P      | A27                           | VDD_LVDS_1P8 | PHY       | _       | _                |                         |  |  |  |  |
| LVDS1_D2_N      | C28                           | VDD_LVDS_1P8 | PHY       | —       | —                | _                       |  |  |  |  |
| LVDS1_D2_P      | B29                           | VDD_LVDS_1P8 | PHY       | _       | _                | _                       |  |  |  |  |
| LVDS1_D3_N      | D28                           | VDD_LVDS_1P8 | PHY       | _       | _                | _                       |  |  |  |  |
| LVDS1_D3_P      | C29                           | VDD_LVDS_1P8 | PHY       | _       | _                | _                       |  |  |  |  |
| MIPI_CSI1_CLK_N | E22                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI1_CLK_P | D22                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI1_D0_N  | E18                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI1_D0_P  | D18                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI1_D1_N  | E20                           | VDD_MIPI_1P8 | PHY       | _       |                  | Input                   |  |  |  |  |
| MIPI_CSI1_D1_P  | D20                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI1_D2_N  | E24                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI1_D2_P  | D24                           | VDD_MIPI_1P8 | PHY       | _       |                  | Input                   |  |  |  |  |
| MIPI_CSI1_D3_N  | E26                           | VDD_MIPI_1P8 | PHY       | _       |                  | Input                   |  |  |  |  |
| MIPI_CSI1_D3_P  | D26                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_CLK_N | B23                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_CLK_P | A23                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_D0_N  | B25                           | VDD_MIPI_1P8 | PHY       | _       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_D0_P  | A25                           | VDD_MIPI_1P8 | PHY       | _       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_D1_N  | B24                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_D1_P  | A24                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_D2_N  | B22                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_D2_P  | A22                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_D3_N  | B21                           | VDD_MIPI_1P8 | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_CSI2_D3_P  |                               |              | PHY       | —       | _                | Input                   |  |  |  |  |
| MIPI_DSI1_CLK_N |                               |              | PHY       | _       | —                | Output low              |  |  |  |  |
| MIPI_DSI1_CLK_P | MIPI_DSI1_CLK_P A18 VDD_MIPI_ |              | PHY       | _       | _                | Output low              |  |  |  |  |
| MIPI_DSI1_D0_N  | B16                           | VDD_MIPI_1P8 | PHY       | _       | —                | Output low              |  |  |  |  |
| MIPI_DSI1_D0_P  | A16                           | VDD_MIPI_1P8 | PHY       | _       | _                | Output low              |  |  |  |  |
| MIPI_DSI1_D1_N  | B17                           | VDD_MIPI_1P8 | PHY       |         | _                | Output low              |  |  |  |  |

Table 77. 15 x 15 mm functional contact assignments (continued)

|                        |      |              |           |         | Reset condition  | n                       |  |  |  |  |
|------------------------|------|--------------|-----------|---------|------------------|-------------------------|--|--|--|--|
| Ball Name              | Ball | Power group  | Ball type | Default | Default function | Input/<br>Output status |  |  |  |  |
| MIPI_DSI1_D1_P         | A17  | VDD_MIPI_1P8 | PHY       | —       |                  | Output low              |  |  |  |  |
| MIPI_DSI1_D2_N         | B19  | VDD_MIPI_1P8 | PHY       | _       |                  | Output low              |  |  |  |  |
| MIPI_DSI1_D2_P         | A19  | VDD_MIPI_1P8 | PHY       | —       | _                | Output low              |  |  |  |  |
| MIPI_DSI1_D3_N         | B20  | VDD_MIPI_1P8 | PHY       | —       |                  | Output low              |  |  |  |  |
| MIPI_DSI1_D3_P         | A20  | VDD_MIPI_1P8 | PHY       | _       |                  | Output low              |  |  |  |  |
| MIPI_VREG1_CAP         | F18  | VDD_MIPI_1P8 | PHY       | _       | _                | Output                  |  |  |  |  |
| MIPI_TEST_DNU          | F24  | VDD_MIPI_1P8 | PHY       | —       | _                | _                       |  |  |  |  |
| NAND_ALE               | N25  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[0]      | Input with PD           |  |  |  |  |
| NAND_CE0_B             | L26  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[1]      | Input with PD           |  |  |  |  |
| NAND_CE1_B             | T29  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[2]      | Input with PD           |  |  |  |  |
| NAND_CE2_B             | P28  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[3]      | Input with PD           |  |  |  |  |
| NAND_CE3_B             | N28  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[4]      | Input with PD           |  |  |  |  |
| NAND_CLE               | M28  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[5]      | Input with PD           |  |  |  |  |
| NAND_DATA00            | R25  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[6]      | Input with PD           |  |  |  |  |
| NAND_DATA01            | L25  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[7]      | Input with PD           |  |  |  |  |
| NAND_DATA02            | L24  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[8]      | Input with PD           |  |  |  |  |
| NAND_DATA03            | N24  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[9]      | Input with PD           |  |  |  |  |
| NAND_DATA04            | P29  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[10]     | Input with PD           |  |  |  |  |
| NAND_DATA05            | N29  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[11]     | Input with PD           |  |  |  |  |
| NAND_DATA06            | M29  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[12]     | Input with PD           |  |  |  |  |
| NAND_DATA07            | R29  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[13]     | Input with PD           |  |  |  |  |
| NAND_DQS               | R26  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[14]     | Input with PD           |  |  |  |  |
| NAND_RE_B              | R28  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[15]     | Input with PD           |  |  |  |  |
| NAND_READY_B           | T28  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[16]     | Input with PD           |  |  |  |  |
| NAND_WE_B              | U28  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[17]     | Input with PD           |  |  |  |  |
| NAND_WP_B              | U29  | NVCC_NAND    | GPIO      | ALT5    | gpio3.IO[18]     | Input with PD           |  |  |  |  |
| ONOFF                  | G22  | NVCC_SNVS    | GPIO      | ALT0    | snvsmix.ONOFF    | Input with PU           |  |  |  |  |
| PCIE_REF_PAD_CLK_N E16 |      | VDD_PCI_1P8  | PHY       | _       | —                | High-Z                  |  |  |  |  |
| PCIE_REF_PAD_CLK_P     | D16  | VDD_PCI_1P8  | PHY       | _       | —                | High-Z                  |  |  |  |  |
| PCIE_RESREF            | F16  | VDD_PCI_1P8  | PHY       | _       | —                | High-Z                  |  |  |  |  |
| PCIE_RXN_N             | B14  | VDD_PCI_1P8  | PHY       | _       | _                | Input, High-Z           |  |  |  |  |

Table 77. 15 x 15 mm functional contact assignments (continued)

|               |      |                |           |         | Reset conditio                 | n                                   |  |  |
|---------------|------|----------------|-----------|---------|--------------------------------|-------------------------------------|--|--|
| Ball Name     | Ball | Power group    | Ball type | Default | Default function               | Input/<br>Output status             |  |  |
| PCIE_RXN_P    | A14  | VDD_PCI_1P8    | PHY       | —       | _                              | Input, High-Z                       |  |  |
| PCIE_TXN_N    | B15  | VDD_PCI_1P8    | PHY       | —       | _                              | Output, High-Z                      |  |  |
| PCIE_TXN_P    | A15  | VDD_PCI_1P8    | PHY       | —       | _                              | Output, High-Z                      |  |  |
| PMIC_ON_REQ   | F22  | NVCC_SNVS      | GPIO      | ALT0    | snvsmix.PMIC_O<br>N_REQ        | Output high<br>with PU              |  |  |
| PMIC_STBY_REQ | J24  | NVCC_SNVS      | GPIO      | ALT0    | ccmsrcgpcmix.PM<br>IC_STBY_REQ | Output low<br>with PD               |  |  |
| POR_B         | J29  | NVCC_SNVS      | GPIO      | ALT0    | snvsmix.POR_B                  | Input with PU                       |  |  |
| RTC_XTALI     | J25  | NVCC_SNVS      | ANALOG    | ALT0    | snvsmix.RTC                    | Input                               |  |  |
| RTC_XTALO     | J26  | NVCC_SNVS      | ANALOG    | _       |                                | Output,<br>inverted of<br>RTC_XTALI |  |  |
| SAI1_MCLK     | AE12 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[20]                   | Input with PD                       |  |  |
| SAI1_RXC      | AH8  | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[1]                    | Input with PD                       |  |  |
| SAI1_RXD0     | AC10 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[2]                    | Input with PD                       |  |  |
| SAI1_RXD1     | AF10 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[3]                    | Input with PD                       |  |  |
| SAI1_RXD2     | AH9  | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[4]                    | Input with PD                       |  |  |
| SAI1_RXD3     | AJ8  | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[5]                    | Input with PD                       |  |  |
| SAI1_RXD4     | AD10 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[6]                    | Input with PD                       |  |  |
| SAI1_RXD5     | AE10 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[7]                    | Input with PD                       |  |  |
| SAI1_RXD6     | AH10 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[8]                    | Input with PD                       |  |  |
| SAI1_RXD7     | AH12 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[9]                    | Input with PD                       |  |  |
| SAI1_RXFS     | AJ9  | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[0]                    | Input with PD                       |  |  |
| SAI1_TXC      | AJ12 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[11]                   | Input with PD                       |  |  |
| SAI1_TXD0     | AJ11 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[12]                   | Input with PD                       |  |  |
| SAI1_TXD1     | AJ10 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[13]                   | Input with PD                       |  |  |
| SAI1_TXD2     | AH11 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[14]                   | Input with PD                       |  |  |
| SAI1_TXD3     | AD12 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[15]                   | Input with PD                       |  |  |
| SAI1_TXD4     | AH13 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[16]                   | Input with PD                       |  |  |
| SAI1_TXD5     | AH14 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[17]                   | Input with PD                       |  |  |
| SAI1_TXD6     | AC12 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | Input with PD                  |                                     |  |  |
| SAI1_TXD7     | AJ13 | NVCC_SAI1_SAI5 | GPIO      | ALT5    | gpio4.IO[19]                   | Input with PD                       |  |  |

Table 77. 15 x 15 mm functional contact assignments (continued)

|           |      |                      |           |         | Reset condition  | on                      |  |  |  |  |
|-----------|------|----------------------|-----------|---------|------------------|-------------------------|--|--|--|--|
| Ball Name | Ball | Power group          | Ball type | Default | Default function | Input/<br>Output status |  |  |  |  |
| SAI1_TXFS | AF12 | NVCC_SAI1_SAI5       | GPIO      | ALT5    | gpio4.IO[10]     | Input with PD           |  |  |  |  |
| SAI2_MCLK | AJ15 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[27]     | Input with PD           |  |  |  |  |
| SAI2_RXC  | AJ16 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[22]     | Input with PD           |  |  |  |  |
| SAI2_RXD0 | AJ14 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[23]     | ] Input with PD         |  |  |  |  |
| SAI2_RXFS | AH17 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[21]     | Input with PD           |  |  |  |  |
| SAI2_TXC  | AH15 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[25]     | Input with PD           |  |  |  |  |
| SAI2_TXD0 | AH16 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[26]     | Input with PD           |  |  |  |  |
| SAI2_TXFS | AJ17 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[24]     | Input with PD           |  |  |  |  |
| SAI3_MCLK | AJ20 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio5.IO[2]      | Input with PD           |  |  |  |  |
| SAI3_RXC  | AJ18 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[29]     | Input with PD           |  |  |  |  |
| SAI3_RXD  | AF18 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[30]     | Input with PD           |  |  |  |  |
| SAI3_RXFS | AJ19 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[28]     | Input with PD           |  |  |  |  |
| SAI3_TXC  | AH19 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio5.IO[0]      | Input with PD           |  |  |  |  |
| SAI3_TXD  | AH18 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio5.IO[1]      | Input with PD           |  |  |  |  |
| SAI3_TXFS | AC16 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio4.IO[31]     | Input with PD           |  |  |  |  |
| SAI5_MCLK | AF14 | NVCC_SAI1_SAI5       | GPIO      | ALT5    | gpio3.IO[25]     | Input with PD           |  |  |  |  |
| SAI5_RXC  | AD14 | NVCC_SAI1_SAI5       | GPIO      | ALT5    | gpio3.IO[20]     | Input with PD           |  |  |  |  |
| SAI5_RXD0 | AE16 | NVCC_SAI1_SAI5       | GPIO      | ALT5    | gpio3.IO[21]     | Input with PD           |  |  |  |  |
| SAI5_RXD1 | AD16 | NVCC_SAI1_SAI5       | GPIO      | ALT5    | gpio3.IO[22]     | Input with PD           |  |  |  |  |
| SAI5_RXD2 | AF16 | NVCC_SAI1_SAI5       | GPIO      | ALT5    | gpio3.IO[23]     | Input with PD           |  |  |  |  |
| SAI5_RXD3 | AE14 | NVCC_SAI1_SAI5       | GPIO      | ALT5    | gpio3.IO[24]     | Input with PD           |  |  |  |  |
| SAI5_RXFS | AC14 | NVCC_SAI1_SAI5       | GPIO      | ALT5    | gpio3.IO[19]     | Input with PD           |  |  |  |  |
| SD1_CLK   | W28  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[0]      | Input with PD           |  |  |  |  |
| SD1_CMD   | W29  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[1]      | Input with PD           |  |  |  |  |
| SD1_DATA0 | Y29  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[2]      | Input with PD           |  |  |  |  |
| SD1_DATA1 | Y28  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[3]      | Input with PD           |  |  |  |  |
| SD1_DATA2 | V29  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[4]      | Input with PD           |  |  |  |  |
| SD1_DATA3 | V28  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[5]      | Input with PD           |  |  |  |  |
| SD1_DATA4 | U26  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[6]      | Input with PD           |  |  |  |  |
| SD1_DATA5 | AA29 | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[7]      | Input with PD           |  |  |  |  |
| SD1_DATA6 | AA28 | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[8]      | Input with PD           |  |  |  |  |
|           |      | I                    |           |         | 1                |                         |  |  |  |  |

Table 77. 15 x 15 mm functional contact assignments (continued)

|               |      |                      |           |         | Reset condition  | on                      |  |  |
|---------------|------|----------------------|-----------|---------|------------------|-------------------------|--|--|
| Ball Name     | Ball | Power group          | Ball type | Default | Default function | Input/<br>Output status |  |  |
| SD1_DATA7     | U25  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[9]      | Input with PD           |  |  |
| SD1_RESET_B   | W25  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[10]     | Input with PD           |  |  |
| SD1_STROBE    | W26  | NVCC_SD1             | GPIO      | ALT5    | gpio2.IO[11]     | Input with PD           |  |  |
| SD2_CD_B      | AD29 | NVCC_SD2             | GPIO      | ALT5    | gpio2.IO[12]     | Input with PD           |  |  |
| SD2_CLK       | AB29 | NVCC_SD2             | GPIO      | ALT5    | gpio2.IO[13]     | Input with PD           |  |  |
| SD2_CMD       | AB28 | NVCC_SD2             | GPIO      | ALT5    | gpio2.IO[14]     | Input with PD           |  |  |
| SD2_DATA0     | AC28 | NVCC_SD2             | GPIO      | ALT5    | gpio2.IO[15]     | Input with PD           |  |  |
| SD2_DATA1     | AC29 | NVCC_SD2             | GPIO      | ALT5    | gpio2.IO[16]     | Input with PD           |  |  |
| SD2_DATA2     | AA26 | NVCC_SD2             | GPIO      | ALT5    | gpio2.IO[17]     | Input with PD           |  |  |
| SD2_DATA3     | AA25 | NVCC_SD2             | GPIO      | ALT5    | gpio2.IO[18]     | Input with PD           |  |  |
| SD2_RESET_B   | AD28 | NVCC_SD2             | GPIO      | ALT5    | gpio2.IO[19]     | Input with PD           |  |  |
| SD2_WP        | AC26 | NVCC_SD2             | GPIO      | ALT5    | gpio2.IO[20]     | Input with PD           |  |  |
| SPDIF_EXT_CLK | AC18 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio5.IO[5]      | Input with PD           |  |  |
| SPDIF_RX      | AD18 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio5.IO[4]      | Input with PD           |  |  |
| SPDIF_TX      | AE18 | NVCC_SAI2_SAI3_SPDIF | GPIO      | ALT5    | gpio5.IO[3]      | Input with PD           |  |  |
| UART1_RXD     | AD6  | NVCC_I2C_UART        | GPIO      | ALT5    | gpio5.IO[22]     | Input with PD           |  |  |
| UART1_TXD     | AJ3  | NVCC_I2C_UART        | GPIO      | ALT5    | gpio5.IO[23]     | Input with PD           |  |  |
| UART2_RXD     | AF6  | NVCC_I2C_UART        | GPIO      | ALT5    | gpio5.IO[24]     | Input with PD           |  |  |
| UART2_TXD     | AH4  | NVCC_I2C_UART        | GPIO      | ALT5    | gpio5.IO[25]     | Input with PD           |  |  |
| UART3_RXD     | AE6  | NVCC_I2C_UART        | GPIO      | ALT5    | gpio5.IO[26]     | Input with PD           |  |  |
| UART3_TXD     | AJ4  | NVCC_I2C_UART        | GPIO      | ALT5    | gpio5.IO[27]     | Input with PD           |  |  |
| UART4_RXD     | AJ5  | NVCC_I2C_UART        | GPIO      | ALT5    | gpio5.IO[28]     | Input with PD           |  |  |
| UART4_TXD     | AH5  | NVCC_I2C_UART        | GPIO      | ALT5    | gpio5.IO[29]     | Input with PD           |  |  |
| USB1_D_N      | E10  | VDD_USB_3P3          | PHY       | _       |                  | Input                   |  |  |
| USB1_D_P      | D10  | VDD_USB_3P3          | PHY       | _       |                  | Input                   |  |  |
| USB1_DNU      | B11  | VDD_USB_3P3          | PHY       | _       |                  | —                       |  |  |
| USB1_RX_N     | B9   | VDD_USB_3P3          | PHY       | _       |                  | Input                   |  |  |
| USB1_RX_P     | A9   | VDD_USB_3P3          | PHY       | _       |                  | Input                   |  |  |
| USB1_TX_N     | B10  | VDD_USB_3P3          | PHY       | _       |                  | Output                  |  |  |
| USB1_TX_P     | A10  | VDD_USB_3P3          | PHY       | _       |                  | Output                  |  |  |
| USB1_TXRTUNE  | F10  | VDD_USB_3P3          | PHY       | _       |                  | Input                   |  |  |

Table 77. 15 x 15 mm functional contact assignments (continued)

|              |      |                  |           |         | Reset condition  | on                      |
|--------------|------|------------------|-----------|---------|------------------|-------------------------|
| Ball Name    | Ball | Power group      | Ball type | Default | Default function | Input/<br>Output status |
| USB1_VBUS    | A11  | VDD_USB_3P3      | PHY       | —       |                  | Input                   |
| USB2_D_N     | E14  | VDD_USB_3P3      | PHY       | —       |                  | Input                   |
| USB2_D_P     | D14  | VDD_USB_3P3      | PHY       | _       |                  | Input                   |
| USB2_DNU     | E12  | VDD_USB_3P3      | PHY       | _       |                  | —                       |
| USB2_RX_N    | B12  | VDD_USB_3P3      | PHY       | _       |                  | Input                   |
| USB2_RX_P    | A12  | VDD_USB_3P3      | PHY       | —       |                  | Input                   |
| USB2_TX_N    | B13  | VDD_USB_3P3      | PHY       | —       |                  | Output                  |
| USB2_TX_P    | A13  | VDD_USB_3P3      | PHY       | —       |                  | Output                  |
| USB2_TXRTUNE | F12  | VDD_USB_3P3      | PHY       | —       | _                | —                       |
| USB2_VBUS    | D12  | VDD_USB_3P3      | PHY       | —       | _                | Input                   |
| XTALI_24M    | G25  | VDD_24M_XTAL_1P8 | ANALOG    | —       | _                | Input                   |
| XTALO_24M    | G26  | VDD_24M_XTAL_1P8 | ANALOG    | _       | _                | Output                  |

 Table 77. 15 x 15 mm functional contact assignments (continued)

## 5.1.3 i.MX 8M Plus 15 x 15 mm 0.5 mm pitch ball map

Table 78 shows the i.MX 8M Plus 15 x 15 mm 0.5 mm pitch ball map.

|   | 1         | 2         | 3          | 4          | 5          | 6          | 7          | 8          | 9         | 10        | 11                    | 12        | 13        | 14         | 15         | 16             | 17             | 18              | 19             | 20             | 21             | 22             | 23              | 24             | 25             | 26         | 27         | 28          | 29         |   |
|---|-----------|-----------|------------|------------|------------|------------|------------|------------|-----------|-----------|-----------------------|-----------|-----------|------------|------------|----------------|----------------|-----------------|----------------|----------------|----------------|----------------|-----------------|----------------|----------------|------------|------------|-------------|------------|---|
| 4 | VSS       | DRAM_DQ01 | GPI01_1006 | GPI01_I014 | GPI01_1012 | GPI01_1013 | GPIO1_1000 | GPIO1_1008 | USB1_RX_P | USB1_TX_P | USB1_VBUS             | USB2_RX_P | USB2_TX_P | PCIE_RXN_P | PCIE_TXN_P | MIPI_DSI1_D0_P | MIPI_DSI1_D1_P | MIPI_DSI1_CLK_P | MIPI_DSI1_D2_P | MIPI_DSI1_D3_P | MIPI_CSI2_D3_P | MIPI_CSI2_D2_P | MIPI_CSI2_CLK_P | MIPI_CSI2_D1_P | MIPI_CSI2_D0_P | LVDS1_D0_P | LVDS1_D1_P | LVDS1_CLK_P | VSS        | ۲ |
| ۵ | DRAM_DQ07 | DRAM_DM0  | DRAM_DQ00  | GPI01_1005 | GPI01_1015 | GPI01_1002 | GPI01_1010 | GPI01_1009 | USB1_RX_N | USB1_TX_N | USB1_DNU <sup>1</sup> | USB2_RX_N | USB2_TX_N | PCIE_RXN_N | PCIE_TXN_N | MIPI_DSI1_D0_N | MIPI_DSI1_D1_N | MIPI_DSI1_CLK_N | MIPI_DSI1_D2_N | MIPI_DSI1_D3_N | MIPI_CSI2_D3_N | MIPI_CSI2_D2_N | MIPI_CSI2_CLK_N | MIPI_CSI2_D1_N | MIPI_CSI2_D0_N | LVDS1_D0_N | LVDS1_D1_N | LVDS1_CLK_N | LVDS1_D2_P | B |
| ပ | DRAM_DQ05 | DRAM_DQ06 |            | SSV        |            | VSS        |            | VSS        |           | VSS       |                       | VSS       |           | VSS        |            | VSS            |                | VSS             |                | NSS            |                | VSS            |                 | VSS            |                | VSS        |            | LVDS1_D2_N  | LVDS1_D3_P | ပ |

#### Table 78. 15 x 15 mm, 0.5 mm pitch ball map

|    | 1           | 2           | 3   | 4         | 5         | 6          | 7   | 8          | 9 | 10           | 11        | 12                    | 13 | 14          | 15          | 16                 | 17 | 18             | 19          | 20               | 21 | 22              | 23  | 24                         | 25        | 26             | 27  | 28          | 29          |    |
|----|-------------|-------------|-----|-----------|-----------|------------|-----|------------|---|--------------|-----------|-----------------------|----|-------------|-------------|--------------------|----|----------------|-------------|------------------|----|-----------------|-----|----------------------------|-----------|----------------|-----|-------------|-------------|----|
| ٥  | DRAM_DQS0_N | DRAM_DQS0_P |     | DRAM_AC11 |           | GPIO1_IO03 |     | GPI01_I011 |   | USB1_D_P     |           | USB2_VBUS             |    | USB2_D_P    |             | PCIE_REF_PAD_CLK_P |    | MIPI_CSI1_D0_P |             | MIPI_CSI1_D1_P   |    | MIPI_CSI1_CLK_P |     | MIPI_CSI1_D2_P             |           | MIPI_CSI1_D3_P |     | LVDS1_D3_N  | LVDS0_D0_P  | ۵  |
| ш  | DRAM_DQ02   | DRAM_DQ04   | VSS | DRAM_AC10 |           | GPIO1_IO04 |     | GPIO1_IO01 |   | USB1_D_N     |           | USB2_DNU <sup>2</sup> |    | USB2_D_N    |             | PCIE_REF_PAD_CLK_N |    | MIPI_CSI1_D0_N |             | MIPI_CSI1_D1_N   |    | MIPI_CSI1_CLK_N |     | MIPI_CSI1_D2_N             |           | MIPI_CSI1_D3_N | VSS | LVDS0_D0_N  | LVDS0_D1_P  | ш  |
| L  | DRAM_DQ15   | DRAM_DQ03   |     |           |           | GPI01_I007 |     | BOOT_MODE1 |   | USB1_TXRTUNE |           | USB2_TXRTUNE          |    | JTAG_TDO    |             | PCIE_RESREF        |    | MIPI_VREG1_CAP |             | VDD_MIPI_1P2_CAP |    | PMIC_ON_REQ     |     | MIPI_TEST_DNU <sup>3</sup> |           |                |     | LVDS0_D1_N  | LVDS0_CLK_P | L  |
| IJ | DRAM_DQ08   | DRAM_DQ14   | VSS | DRAM_AC06 | DRAM_AC01 | VSS        |     | BOOT_MODE2 |   | BOOT_MODE0   |           | BOOT_MODE3            |    | JTAG_TMS    |             | JTAG_TDI           |    | JTAG_TCK       |             | JTAG_MOD         |    | ONOFF           |     | VSS                        | XTALI_24M | XTALO_24M      | VSS | LVDS0_CLK_N | LVDS0_D2_P  | IJ |
| т  | DRAM_DQ09   | DRAM_DM1    |     |           |           |            |     | VSS        |   | VSS          |           | VSS                   |    | NSS         |             | VSS                |    | VSS            |             | VSS              |    | VSS             |     |                            |           |                |     | LVDS0_D2_N  | LVDS0_D3_P  | т  |
| -  | DRAM_DQS1_N | DRAM_DQS1_P | VSS | DRAM_AC03 | DRAM_AC07 | DRAM_AC00  | VSS | NVCC_DRAM  |   | NVCC_DRAM    | NVCC_GPIO |                       |    | VDD_USB_3P3 |             | PVCC0_1P8          |    |                | VDD_USB_1P8 | VDD_ANA0_1P8     |    | VDD_LVDS_1P8    | VSS | PMIC_STBY_REQ              | RTC_XTALI | RTC_XTALO      | VSS | LVDS0_D3_N  | PORB        | 7  |
| ×  | DRAM_DQ10   | DRAM_DQ11   |     |           |           |            |     |            |   | VDD_SOC      | NVCC_JTAG |                       |    | VDD_USB_0P8 | VDD_PCI_0P8 | VDD_MIPI_0P8       |    |                | VDD_PCI_1P8 | VDD_MIPI_1P8     |    |                 |     |                            |           |                |     | CLKIN1      | CLKOUT1     | ×  |

#### Table 78. 15 x 15 mm, 0.5 mm pitch ball map (continued)

#### Package information and contact assignments

|   | 1            | 2            | 3   | 4         | 5         | 6                | 7   | 8         | 9                | 10      | 11      | 12      | 13      | 14      | 15      | 16      | 17      | 18      | 19      | 20      | 21           | 22               | 23  | 24            | 25          | 26               | 27  | 28           | 29          |   |
|---|--------------|--------------|-----|-----------|-----------|------------------|-----|-----------|------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|--------------|------------------|-----|---------------|-------------|------------------|-----|--------------|-------------|---|
|   | DRAM_DQ13    | DRAM_DQ12    | VSS | DRAM_AC09 | DRAM_AC14 | DRAM_AC08        | VSS | NVCC_DRAM | VDD_SOC          | VDD_SOC | VDD_SOC | VDD_SOC | VDD_SOC | VSS     |         | VSS     | VDD_SOC | VDD_SOC | VDD_SOC | VDD_SOC | VDD_SOC      | VDD_24M_XTAL_1P8 | VSS | NAND_DATA02   | NAND_DATA01 | NAND_CE0_B       | VSS | CLKIN2       | CLKOUT2     |   |
| Σ | DRAM_AC04    | DRAM_AC05    |     |           |           |                  |     |           |                  |         | VSS     |         |         | VDD_SOC |         | VDD_SOC |         |         | VSS     |         |              |                  |     |               |             |                  |     | NAND_CLE     | NAND_DATA06 | M |
| z | DRAM_AC16    | DRAM_AC17    | VSS | DRAM_AC12 | DRAM_AC13 | DRAM_AC02        | VSS | NVCC_DRAM | VDD_SOC          | VDD_SOC | VSS     | VDD_SOC | VSS     | VDD_SOC | VDD_SOC      | VDD_ANA1_1P8     | VSS | NAND_DATA03   | NAND_ALE    | VDD_SNVS_0P8_CAP | VSS | NAND_CE3_B   | NAND_DATA05 | Z |
| ٩ | DRAM_AC26    | DRAM_AC19    |     |           |           |                  |     |           |                  |         | SSV     |         |         | VDD_SOC |         | VDD_SOC |         |         | VSS     |         |              |                  |     |               |             |                  |     | NAND_CE2_B   | NAND_DATA04 | ď |
| R | DRAM_ZN      | DRAM_VREF    | VSS | DRAM_AC27 | DRAM_AC15 | VDD_DRAM_PLL_1P8 | VSS | NVCC_DRAM | VDD_DRAM_PLL_0P8 | VDD_SOC | VSS     | NSS     | VSS     | VSS     |         | VSS     | VSS     | VSS     | VSS     | VDD_SOC | VDD_ANA1_0P8 | NVCC_CLK         | VSS | NVCC_SNVS_1P8 | NAND_DATA00 | NAND_DQS         | VSS | NAND_RE_B    | NAND_DATA07 | R |
| F | DRAM_RESET_N | DRAM_ALERT_N |     |           |           |                  |     |           |                  |         | NSS     |         |         | VDD_ARM |         | VDD_ARM |         |         | VSS     |         |              |                  |     |               |             |                  |     | NAND_READY_B | NAND_CE1_B  | Т |

Table 78. 15 x 15 mm, 0.5 mm pitch ball map (continued)

|    | 1           | 2           | 3   | 4         | 5         | 6         | 7   | 8         | 9       | 10            | 11                   | 12        | 13      | 14              | 15      | 16        | 17      | 18              | 19              | 20           | 21              | 22           | 23  | 24        | 25          | 26         | 27  | 28        | 29        |    |
|----|-------------|-------------|-----|-----------|-----------|-----------|-----|-----------|---------|---------------|----------------------|-----------|---------|-----------------|---------|-----------|---------|-----------------|-----------------|--------------|-----------------|--------------|-----|-----------|-------------|------------|-----|-----------|-----------|----|
| D  | DRAM_AC34   | DRAM_AC35   | NSS | DRAM_AC23 | DRAM_AC32 | DRAM_AC33 | VSS | NVCC_DRAM | VDD_SOC | VDD_SOC       | NSS                  | VDD_ARM   | VDD_ARM | VDD_ARM         | VDD_ARM | VDD_ARM   | VDD_ARM | VSS             | VSS             | VDD_SOC      | VDD_SAI_PLL_0P8 | NVCC_NAND    | VSS | NVCC_SD1  | SD1_DATA7   | SD1_DATA4  | VSS | NAND_WE_B | NAND_WP_B | 5  |
| >  | DRAM_AC25   | DRAM_AC24   |     |           |           |           |     |           |         |               | VSS                  |           |         | VDD_ARM         |         | VDD_ARM   |         |                 | VSS             |              |                 |              |     |           |             |            |     | SD1_DATA3 | SD1_DATA2 | >  |
| M  | DRAM_DQ21   | DRAM_DQ18   | NSS | DRAM_AC28 | DRAM_AC29 | DRAM_AC36 | VSS | NVCC_DRAM | VDD_SOC | VDD_SOC       | VDD_SOC              | VDD_ARM   | VDD_ARM | VSS             |         | VSS       | VDD_ARM | VDD_SAI_PLL_1P8 | VDD_AVPLL_1P8   | VDD_SOC      | VDD_ARM_PLL_0P8 | VDD_HDMI_0P8 | VSS | NVCC_SD2  | SD1_RESET_B | SD1_STROBE | VSS | SD1_CLK   | SD1_CMD   | ×  |
| ٨  | DRAM_DQ20   | DRAM_DQ19   |     |           |           |           |     |           |         | NVCC_I2C_UART | NVCC_SAI1_SAI5       |           |         | VDD_ARM         | VDD_ARM | VDD_ARM   |         |                 | VDD_ARM_PLL_1P8 | VDD_ANA2_1P8 |                 |              |     |           |             |            |     | SD1_DATA1 | SD1_DATA0 | ۲  |
| AA | DRAM_DQS2_N | DRAM_DQS2_P | VSS | DRAM_AC20 | DRAM_AC21 | DRAM_AC22 | VSS | NVCC_DRAM |         | NVCC_DRAM     | NVCC_SAI2_SAI3_SPDIF |           |         | NVCC_ECSPI_HDMI |         | PVCC2_1P8 |         |                 | PVCC1_1P8       | VDD_EARC_1P8 |                 | VDD_HDMI_1P8 | VSS | NVCC_ENET | SD2_DATA3   | SD2_DATA2  | VSS | SD1_DATA6 | SD1_DATA5 | AA |
| AB | DRAM_DQ17   | DRAM_DM2    |     |           |           |           |     | VSS       |         | VSS           |                      | VSS       |         | VSS             |         | VSS       |         | VSS             |                 | VSS          |                 | VSS          |     |           |             |            |     | SD2_CMD   | SD2_CLK   | AB |
| AC | DRAM_DQ16   | DRAM_DQ22   | VSS | DRAM_AC37 | DRAM_AC38 | VSS       |     | I2C1_SCL  |         | SAI1_RXD0     |                      | SAI1_TXD6 |         | SAI5_RXFS       |         | SAI3_TXFS |         | SPDIF_EXT_CLK   |                 | ECSPI1_MOSI  |                 | HDMI_DDC_SCL |     | VSS       | ENET_TD0    | SD2_WP     | VSS | SD2_DATA0 | SD2_DATA1 | AC |

Package information and contact assignments

|    |             | -           |           |           |           | -         |          |           |           |           |           |           | -         | -         |           |           |           |          | -         |             | -           |              |             |             | -          |            |            |             |           |    |
|----|-------------|-------------|-----------|-----------|-----------|-----------|----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|----------|-----------|-------------|-------------|--------------|-------------|-------------|------------|------------|------------|-------------|-----------|----|
|    | 1           | 2           | 3         | 4         | 5         | 6         | 7        | 8         | 9         | 10        | 11        | 12        | 13        | 14        | 15        | 16        | 17        | 18       | 19        | 20          | 21          | 22           | 23          | 24          | 25         | 26         | 27         | 28          | 29        |    |
| AD | DRAM_DQ23   | DRAM_DQ27   |           |           |           | UART1_RXD |          | I2C4_SDA  |           | SAI1_RXD4 |           | SAI1_TXD3 |           | SAI5_RXC  |           | SAI5_RXD1 |           | SPDIF_RX |           | ECSPI1_MISO |             | HDMI_CEC     |             | ENET_TD3    |            |            |            | SD2_RESET_B | SD2_CD_B  | AD |
| AE | DRAM_DQ26   | DRAM_DQ28   | VSS       | DRAM_AC30 |           | UART3_RXD |          | I2C2_SDA  |           | SAI1_RXD5 |           | SAI1_MCLK |           | SAI5_RXD3 |           | SAI5_RXD0 |           | SPDIF_TX |           | ECSPI1_SS0  |             | HDMI_HPD     |             | ENET_TXC    |            | ENET_TD1   | VSS        | ENET_RX_CTL | ENET_RXC  | AE |
| AF | DRAM_DQS3_N | DRAM_DQS3_P |           | DRAM_AC31 |           | UART2_RXD |          | I2C4_SCL  |           | SAI1_RXD1 |           | SAI1_TXFS |           | SAI5_MCLK |           | SAI5_RXD2 |           | SAI3_RXD |           | ECSPI1_SCLK |             | HDMI_DDC_SDA |             | ENET_TX_CTL |            | ENET_TD2   |            | ENET_RD3    | ENET_RD2  | AF |
| AG | DRAM_DQ29   | DRAM_DQ30   |           | VSS       |           | VSS       |          | VSS       |           | VSS       |           | SSV       |           | VSS       |           | VSS       |           | VSS      |           | VSS         |             | VSS          |             | VSS         |            | VSS        |            | ENET_RD1    | ENET_RD0  | AG |
| АН | DRAM_DQ31   | DRAM_DM3    | DRAM_DQ24 | UART2_TXD | UART4_TXD | I2C2_SCL  | I2C1_SDA | SAI1_RXC  | SAI1_RXD2 | SAI1_RXD6 | SAI1_TXD2 | SAI1_RXD7 | SAI1_TXD4 | SAI1_TXD5 | SAI2_TXC  | SAI2_TXD0 | SAI2_RXFS | SAI3_TXD | SAI3_TXC  | ECSPI2_MISO | ECSPI2_SCLK | EARC_N_HPD   | EARC_AUX    | HDMI_TXC_P  | HDMI_TX0_P | HDMI_TX1_P | HDMI_TX2_P | ENET_MDC    | ENET_MDIO | АН |
| AJ | VSS         | DRAM_DQ25   | UART1_TXD | UART3_TXD | UART4_RXD | I2C3_SDA  | I2C3_SCL | SAI1_RXD3 | SAI1_RXFS | SAI1_TXD1 | SAI1_TXD0 | SAI1_TXC  | SAI1_TXD7 | SAI2_RXD0 | SAI2_MCLK | SAI2_RXC  | SAI2_TXFS | SAI3_RXC | SAI3_RXFS | SAI3_MCLK   | ECSPI2_MOSI | ECSPI2_SS0   | EARC_P_UTIL | HDMI_TXC_N  | HDMI_TX0_N | HDMI_TX1_N | HDMI_TX2_N | HDMI_REXT   | VSS       | ٢٩ |

Table 78. 15 x 15 mm, 0.5 mm pitch ball map (continued)

<sup>1</sup> Do not use.

<sup>2</sup> Do not use.

<sup>3</sup> Do not use, NXP internal test only.

## 5.2 DDR pin function list

Table 79 shows the DDR pin function list.

Table 79. DDR pin function list

| Ball name   | LPDDR4   | DDR4     |
|-------------|----------|----------|
| DRAM_DQS0_P | DQS0_t_A | DQSL_t_A |
| DRAM_DQS0_N | DQS0_c_A | DQSL_c_A |

#### Table 79. DDR pin function list (continued)

| Ball name   | LPDDR4   | DDR4               |
|-------------|----------|--------------------|
| DRAM_DM0    | DMI0_A   | DML_n_A / DBIL_n_A |
| DRAM_DQ00   | DQ0_A    | DQL0_A             |
| DRAM_DQ01   | DQ1_A    | DQL1_A             |
| DRAM_DQ02   | DQ2_A    | DQL2_A             |
| DRAM_DQ03   | DQ3_A    | DQL3_A             |
| DRAM_DQ04   | DQ4_A    | DQL4_A             |
| DRAM_DQ05   | DQ5_A    | DQL5_A             |
| DRAM_DQ06   | DQ6_A    | DQL6_A             |
| DRAM_DQ07   | DQ7_A    | DQL7_A             |
| DRAM_DQS1_P | DQS1_t_A | DQSU_t_A           |
| DRAM_DQS1_N | DQS1_c_A | DQSU_c_A           |
| DRAM_DM1    | DMI1_A   | DMU_n_A / DBIU_n_A |
| DRAM_DQ08   | DQ08_A   | DQU0_A             |
| DRAM_DQ09   | DQ09_A   | DQU1_A             |
| DRAM_DQ10   | DQ10_A   | DQU2_A             |
| DRAM_DQ11   | DQ11_A   | DQU3_A             |
| DRAM_DQ12   | DQ12_A   | DQU4_A             |
| DRAM_DQ13   | DQ13_A   | DQU5_A             |
| DRAM_DQ14   | DQ14_A   | DQU6_A             |
| DRAM_DQ15   | DQ15_A   | DQU7_A             |
| DRAM_DQS2_P | DQS0_t_B | DQSL_t_B           |
| DRAM_DQS2_N | DQS0_c_B | DQSL_c_B           |
| DRAM_DM2    | DMI0_B   | DML_n_B / DBIL_n_B |
| DRAM_DQ16   | DQ0_B    | DQL0_B             |
| DRAM_DQ17   | DQ1_B    | DQL1_B             |
| DRAM_DQ18   | DQ2_B    | DQL2_B             |
| DRAM_DQ19   | DQ3_B    | DQL3_B             |
| DRAM_DQ20   | DQ4_B    | DQL4_B             |
| DRAM_DQ20   | DQ4_B    | DQL4_B             |
| DRAM_DQ21   | DQ5_B    | DQL5_B             |
| DRAM_DQ22   | DQ6_B    | DQL6_B             |
| DRAM_DQ23   | DQ7_B    | DQL7_B             |
| DRAM_DQS3_P | DQS1_t_B | DQSU_t_B           |

#### Table 79. DDR pin function list (continued)

| Ball name    | LPDDR4   | DDR4               |
|--------------|----------|--------------------|
| DRAM_DQS3_N  | DQS1_c_B | DQSU_c_B           |
| DRAM_DM3     | DMI1_B   | DMU_n_B / DBIU_n_B |
| DRAM_DQ24    | DQ08_B   | DQU0_B             |
| DRAM_DQ25    | DQ09_B   | DQU1_B             |
| DRAM_DQ26    | DQ10_B   | DQU2_B             |
| DRAM_DQ27    | DQ11_B   | DQU3_B             |
| DRAM_DQ28    | DQ12_B   | DQU4_B             |
| DRAM_DQ29    | DQ13_B   | DQU5_B             |
| DRAM_DQ30    | DQ14_B   | DQU6_B             |
| DRAM_DQ31    | DQ15_B   | DQU7_B             |
| DRAM_RESET_N | RESET_N  | RESET_n            |
| DRAM_ALERT_N | MTEST1   | ALERT_n / MTEST1   |
| DRAM_AC00    | CKE0_A   | CKE0               |
| DRAM_AC01    | CKE1_A   | CKE1               |
| DRAM_AC02    | CS0_A    | CS0_n              |
| DRAM_AC03    | CS1_A    | CO                 |
| DRAM_AC04    | CK_t_A   | BG0                |
| DRAM_AC05    | CK_c_A   | BG1                |
| DRAM_AC06    | _        | ACT_n              |
| DRAM_AC07    | _        | A9                 |
| DRAM_AC08    | CA0_A    | A12                |
| DRAM_AC09    | CA1_A    | A11                |
| DRAM_AC10    | CA2_A    | A7                 |
| DRAM_AC11    | CA3_A    | A8                 |
| DRAM_AC12    | CA4_A    | A6                 |
| DRAM_AC13    | CA5_A    | A5                 |
| DRAM_AC14    | _        | A4                 |
| DRAM_AC15    | _        | A3                 |
| DRAM_AC16    | _        | CK_t_A             |
| DRAM_AC17    | _        | CK_c_A             |
| DRAM_AC19    | MTEST    | MTEST              |
| DRAM_AC20    | CKE0_B   | CK_t_B             |
| DRAM_AC21    | CKE1_B   | CK_c_B             |

| Table 79. DDF | R pin function | list (continued) |
|---------------|----------------|------------------|
|---------------|----------------|------------------|

| Ball name     | LPDDR4 | DDR4        |
|---------------|--------|-------------|
| DRAM_AC22     | CS1_B  | _           |
| DRAM_AC23     | CS0_B  | _           |
| DRAM_AC24     | CK_t_B | A2          |
| DRAM_AC25     | CK_c_B | A1          |
| DRAM_AC26     | _      | BA1         |
| DRAM_AC27     | _      | PARITY      |
| DRAM_AC28     | CA0_B  | A13         |
| DRAM_AC29     | CA1_B  | BA0         |
| DRAM_AC30     | CA2_B  | A10 / AP    |
| DRAM_AC31     | CA3_B  | A0          |
| DRAM_AC32     | CA4_B  | C2          |
| DRAM_AC33     | CA5_B  | CAS_n / A15 |
| DRAM_AC34     | _      | WE_n / A14  |
| DRAM_AC35     | _      | RAS_n / A16 |
| DRAM_AC36     | _      | ODT0        |
| DRAM_AC37     | _      | ODT1        |
| DRAM_AC38     | —      | CS1_n       |
| DRAM_ZN_SENSE | ZQ     | ZQ          |
| DRAM_ZN       | ZQ     | ZQ          |
| DRAM_VREF     | VREF   | VREF        |

**Revision history** 

## 6 Revision history

Table 80 provides a revision history for this data sheet.,

#### Table 80. Revision history

| Rev.number | Date    | Substantive change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev 2.1    | 06/2023 | In the Table 13, "Maximum frequency of modules" changed the frequencies of the following clocks:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|            |         | <ul> <li>MEDIA_DISP2_CLK_ROOT from160Mhz/160Mhz to 170Mhz/170Mhz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|            |         | <ul> <li>MEDIA_MIPI_PHY1_REF_CLK_ROOT from 125/125 MHz to 300/300 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|            |         | <ul> <li>MEDIA_CAM2_PIX_CLK_ROOT from 266/266 MHz to 277/277 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|            |         | <ul> <li>MEDIA_LDB_CLK_ROOT from 560/560 MHz to 595/595 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|            |         | <ul> <li>VPU_VC8000E_CLK_ROOT from 800/800 MHz to 500/400 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|            |         | <ul> <li>HDMI_APB_C LK_ROOT from 200/200 MHz to 133/133 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|            |         | <ul> <li>— AHB_CLK_ROOT from 133/133 MHz to 133.3/133.33 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|            |         | <ul> <li>IPG_CLK_ROOT from 133/133 MHZ to 66.667/66.667 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|            |         | <ul> <li>DRAM_ALT_CLK_ROOT from 800/800 MHz to 666.667/666.667 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |         | <ul> <li>MEMREPAIR_CLK_ROOT from 50/50 MHz to 24/24 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |         | <ul> <li>IPP_DO_CLK01 from 266/266 MHz to 200/200 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|            |         | <ul> <li>IPP_DO_CLK01 from 266/266 MHz to 200/200 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|            |         | <ul> <li>Added DDR4-3200 and LPDDR4-4000 clocks</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|            |         | — Removed WRCLK_CLK_ROOT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|            |         | <ul> <li>For Video_PLL1, changed the value from 'up to 650 MHz' to '650 MHz - 1190 MHz'<br/>in Table 25, "PLL electrical parameters".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Rev. 2     | 02/2023 | <ul> <li>Updated the Figure 2, "Part number nomenclature—i.MX 8M Plus family of processors"</li> <li>Updated IPP_DO_CLKO1, IPP_DO_CLKO2, GIC_CLK_ROOT, MAIN_AXI_CLK_ROOT, WRCLK_CLK_ROOT and MEMREPAIR in the Table 13, "Maximum frequency of modules"</li> <li>Updated Figure 44, "FlexSPI output timing in SDR mode"</li> <li>In Table 21, "Chip power in different LP mode" added SNVS mode</li> <li>For VIDEO_PLL1, changed the value from '650 - 1190 MHz' to 'up to 650 MHz' in the Table 25, "PLL electrical parameters".</li> <li>Updated the footnotes in Table 65, "Master mode SAI timing (50 MHz)" and Table 67, "Slave mode SAI timing (50 MHz)".</li> <li>Added text "Level shifters are by HDMI interface" in Section 3.8.8, HDMI Tx module parameters.</li> </ul> |
| Rev. 1     | 08/2021 | <ul> <li>Updated the descriptions about MIPI CSI interfaces in the Table 1, "Features"</li> <li>Updated the typical and maximum values of ESR in the Table 17, "32K crystal specifications"</li> <li>Updated the typical and maximum values of ESR and unit of Rs in the Table 18, "24M crystal specifications"</li> <li>Updated the Figure 26, "RGMII receive signal timing diagram original" and removed Figure, RGMII receive signal timing diagram with internal delay</li> </ul>                                                                                                                                                                                                                                                                                             |
| Rev. 0     | 03/2021 | Initial version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## Legal information

#### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

#### Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

NXP B.V. - NXP B.V. is not an operating company and it does not distribute or sell products.

#### Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile — are trademarks and/or registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved.

Cadence — the Cadence logo, and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All rights reserved worldwide.

Immersiv3D — is a trademark of NXP B.V.

**i.MX** — is a trademark of NXP B.V.

# arm

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2023.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

> Date of release: 07/2023 Document identifier: IMX8MPIEC